English
Language : 

EP2S130F1020I4 Datasheet, PDF (271/768 Pages) List of Unclassifed Manufacturers – Stratix II Device Handbook, Volume 1
PLLs in Stratix II and Stratix II GX Devices
Figure 1–3. Stratix II and Stratix II GX Enhanced PLL
VCO Phase Selection
Selectable at Each
PLL Output Port
INCLK[3..0]
4
Global or
Regional
Clock
Clock
Switchover
Circuitry
Phase Frequency
Detector
Spread
Spectrum
÷n
Charge
Loop
8
PFD
Pump
Filter
VCO
(1)
FBIN
÷m
Lock Detect
& Filter
From Adjacent PLL
Post-Scale
Counters
÷c0
÷c1
÷c2
6
÷c3
÷c4
÷c5
4
Global
Clocks
8
Regional
Clocks
6
I/O Buffers (2)
to I/O or general
routing
Shaded Portions of the
PLL are Reconfigurable
VCO Phase Selection
Affecting All Outputs
Notes to Figure 1–3:
(1) Each clock source can come from any of the four clock pins located on the same side of the device as the PLL.
(2) PLLs 5, 6, 11, and 12 each have six single-ended dedicated clock outputs or three differential dedicated clock
outputs.
(3) If the design uses external feedback input pins, you will lose one (or two, if fBIN is differential) dedicated output
clock pin. Every Stratix II and Stratix II GX device has at least two enhanced PLLs with one single-ended or
differential external feedback input per PLL.
(4) The global or regional clock input can be driven by an output from another PLL, a pin-driven dedicated global or
regional clock, or through a clock control block provided the clock control block is fed by an output from another
PLL or a pin-driven dedicated global or regional clock. An internally generated global signal cannot drive the PLL.
Altera Corporation
July 2009
1–7
Stratix II Device Handbook, Volume 2