English
Language : 

W90P710_05 Datasheet, PDF (49/526 Pages) Winbond – 16/32-bit ARM microcontroller
W90P710
FOUT
(PLL)
HCLK
idle_state
MCLK
(ARM)
HCLK
(cache)
HCLK
(memc)
IDLE Period
Case1. IDLE=1, PD=0, MIDLE=0
Fig. 7.2.7 Clock management for system idle mode
FOUT
(PLL)
HCLK
idle_state
MCLK
(ARM)
HCLK
(cache)
HCLK
(memc)
IDLE Period
Case2. IDLE=1, PD=0, MIDLE=1
Fig. 7.2.8 Clock management for system and memory idle mode
Power Down Mode
This mode provides the minimum power consumption. When the W90P710 system is not working or
waiting an external event, software can write PD bit “1” to turn off all the clocks includes system crystal
oscillator to let ARM CORE enter sleep mode. In this state, all peripherals are also in sleep mode
since the clock source is stopped. W90P710 will exit power down state when nIRQ/nFIQ is detected.
W90P710 provides external interrupt nIRQ[3:0], keypad, and USB device interfaces to wakeup the
system clock.
- 49 -
Publication Release Date: January 17, 2005
Revision A.2