English
Language : 

W90P710_05 Datasheet, PDF (478/526 Pages) Winbond – 16/32-bit ARM microcontroller
W90P710
31
23
15
7
BITS
[31:0]
30
29
28
27
26
25
24
Tx [31:24]
22
21
20
19
18
17
16
Tx [23:16]
14
13
12
11
10
9
8
Tx [15:8]
6
5
4
3
2
1
0
Tx [7:0]
DESCRIPTIONS
Data Transmit Register
The Data Transmit Registers hold the data to be transmitted in the next
transfer. Valid bits depend on the transmit bit length field in the CNTRL
register. For example, if CNTRL[Tx_BIT_LEN] is set to 0x08 and the
CNTRL[Tx_NUM] is set to 0x0, the bit Tx0[7:0] will be transmitted in next
transfer. If CNTRL[Tx_BIT_LEN] is set to 0x00 and CNTRL[Tx_NUM] is
Tx
set to 0x3, the core will perform four 32-bit transmit/receive successive
using the same setting (the order is Tx0[31:0], Tx1[31:0], Tx2[31:0],
Tx3[31:0]).
NOTE: The RxX and TxX registers share the same flip-flops, which
means that what is received from the input data line in one transfer will
be transmitted on the output data line in the next transfer if no write
access to the TxX register is executed between the transfers.
- 478 -