English
Language : 

W90P710_05 Datasheet, PDF (360/526 Pages) Winbond – 16/32-bit ARM microcontroller
W90P710
31
23
15
7
WTE
30
22
14
6
WTIE
29
28
27
Reserved
21
20
19
Reserved
13
12
11
Reserved
5
4
3
WTIS
WTIF
26
25
24
18
17
16
10
9
8
WTCLK nDBGACK_EN WTTME
2
1
0
WTRF
WTRE
WTR
BITS
[31:11]
[10]
[9]
[8]
[7]
DESCRIPTIONS
Reserved
Reserved
WTCLK
Watchdog Timer Clock
This bit is used for deciding whether the Watchdog timer clock input is
divided by 256 or not. Clock source of Watchdog timer is Crystal
input.
0 = Using original clock input
1 = The clock input will be divided by 256
NOTE: When WTTME = 1, set this bit has no effect on WDT clock
(using original clock input).
nDBGACK_EN
ICE debug mode acknowledge enable
0 = When DBGACK is high, the Watchdog timer counter will be
held
1 = No matter DBGACK is high or not, the Watchdog timer counter
will not be held
WTTME
Watchdog Timer Test Mode Enable
For reasons of efficiency, the 26-bit counter within the Watchdog
timer is considered as two independent 13-bit counters in the test
mode. They are operated concurrently and separately during the test.
This approach can save a lot of time spent in the test. When the 13-
bit counter overflows, a Watchdog timer interrupt is generated.
0 = Put the Watchdog timer in normal operating mode
1 = Put the Watchdog timer in test mode
WTE
Watchdog Timer Enable
0 = Disable the Watchdog timer (This action will reset the internal
counter)
1 = Enable the Watchdog timer
- 360 -