English
Language : 

W90P710_05 Datasheet, PDF (164/526 Pages) Winbond – 16/32-bit ARM microcontroller
W90P710
BITS
[31]
[30:28]
[27:26]
[25]
[24]
[23]
[22]
[21]
[20]
DESCRIPTIONS
RESERVED -
TC_WIDTH nRTC/nWTC active width selection, from 1 to 7 HCLK cycles.
REQ_SEL
External request pin selection, if GDMAMS [3:2]=00, REQ_SEL will
be don’t care.
If REQ_SEL [27:26]=00, external request don’t use.
If REQ_SEL [27:26]=01, use nXDREQ.
If REQ_SEL [27:26]=10, external request don’t use.
If REQ_SEL [27:26]=11, external request don’t use.
REQ_ATV
nXDREQ High/Low active selection
1’b0 = nXDREQ is LOW active.
1’b1 = nXDREQ is HIGH active.
ACK_ATV
nXDACK High/Low active selection
1’b0 = nXDACK is LOW active.
1’b1 = nXDACK is HIGH active.
RW_TC
Read/Write terminal count output selection.
1’b0 = output to nRTC.
1’b1 = output to nWTC.
SABNDERR
Source address Boundary alignment Error flag
If TWS [13:12]=10, GDMA_SRCB [1:0] should be 00
If TWS [13:12]=01, GDMA_SRCB [0] should be 0
The address boundary alignment should be depended on TWS [13:12].
1’b0 = the GDMA_SRCB is on the boundary alignment.
1’b1 = the GDMA_SRCB not on the boundary alignment
The SABNDERR register bits just can be read only.
DABNDERR
Destination address Boundary alignment Error flag
If TWS [13:12]=10, GDMA_DSTB [1:0] should be 00
If TWS [13:12]=01, GDMA_DSTB [0] should be 0
The address boundary alignment should be depended on TWS [13:12].
1’b0 = the GDMA_DSTB is on the boundary alignment.
1’b1 = the GDMA_DSTB not on the boundary alignment
The DABNDERR register bits just can be read only.
GDMATERR
GDMA Transfer Error
1’b0 = No error occurs
1’b1 = Hardware sets this bit on a GDMA transfer failure
Transfer error will generate GDMA interrupt
- 164 -