English
Language : 

W90P710_05 Datasheet, PDF (356/526 Pages) Winbond – 16/32-bit ARM microcontroller
W90P710
31
nDBGACK_EN
23
30
CEN
22
15
14
7
6
29
28
27
IE
MODE[1:0]
21
20
19
Reserved
13
12
11
Reserved
5
4
3
PRESCALE[7:0]
26
CRST
18
25
CACT
17
24
Reserved
16
10
9
8
2
1
0
BITS
[31]
[30]
[29]
[28:27]
nDBGACK_EN
CEN
IE
MODE
DESCRIPTIONS
ICE debug mode acknowledge enable
0 = When DBGACK is high, the TIMER counter will be held
1 = No matter DBGACK is high or not, the TIMER counter will not
be held
Counter Enable
0 = Stops/Suspends counting
1 = Starts counting
Interrupt Enable
0 = Disable TIMER Interrupt.
1 = Enable TIMER Interrupt. If timer interrupt is enabled, the timer
asserts its interrupt signal when the associated counter
decrements to zero.
Timer Operating Mode
MODE Timer Operating Mode
00
The timer is operating in the one-shot mode. The
associated interrupt signal is generated once (if IE is
enabled) and CEN is automatically cleared then.
01
The timer is operating in the periodic mode. The
associated interrupt signal is generated periodically
(if IE is enabled).
10
The timer is operating in the toggle mode. The
interrupt signal is generated periodically (if IE is
enabled). And the associated signal (tout) is
changing back and forth with 50% duty cycle.
11
Reserved.
- 356 -