English
Language : 

UPD78F9500MA-CAC-A Datasheet, PDF (205/342 Pages) Renesas Technology Corp – 8-Bit Single-Chip Microcontrollers
CHAPTER 12 RESET FUNCTION
12.1 Register for Confirming Reset Source
Many internal reset generation sources exist in the 78K0S/KU1+. The reset control flag register (RESF) is used to
store which source has generated the reset request.
RESF can be read by an 8-bit memory manipulation instruction.
RESET input, reset signal generation by power-on-clear (POC) circuit, and reading RESF clear RESF to 00H.
Figure 12-5. Format of Reset Control Flag Register (RESF)
Address: FF54H After reset: 00HNote R
Symbol
7
6
5
4
3
2
1
RESF
0
0
0
WDTRF
0
0
0
0
LVIRF
WDTRF
0
1
Internal reset request by watchdog timer (WDT)
Internal reset request is not generated, or RESF is cleared.
Internal reset request is generated.
LVIRF
Internal reset request by low-voltage detector (LVI)
0
Internal reset request is not generated, or RESF is cleared.
1
Internal reset request is generated.
Note The value after reset varies depending on the reset source.
Caution Do not read data by a 1-bit memory manipulation instruction.
The status of RESF when a reset request is generated is shown in Table 12-2.
Table 12-2. RESF Status When Reset Request Is Generated
Reset Source RESET Input
Flag
WDTRF
Cleared (0)
LVIRF
Reset by POC Reset by WDT Reset by LVI
Cleared (0)
Set (1)
Held
Held
Set (1)
User’s Manual U18172EJ3V0UD
203