English
Language : 

UPD78F9234MC-5A4-A Datasheet, PDF (399/419 Pages) Renesas Technology Corp – Old Company Name in Catalogs and Other Documents
APPENDIX D LIST OF CAUTIONS
Function
Details of
Function
Cautions
(8/20)
Page
Watchdog
timer
A/D
converter
WDTM:
Watchdog timer
mode register
WDTM cannot be set by a 1-bit memory manipulation instruction.
When using the flash memory programming by self programming, set the
overflow time for the watchdog timer so that enough overflow time is secured
(Example 1-byte writing: 200 μs MIN., 1-block deletion: 10 ms MIN.).
p.155
p.155
WDTE:
Watchdog timer
enable register
If a value other than ACH is written to WDTE, an internal reset signal is
generated.
If a 1-bit memory manipulation instruction is executed for WDTE, an internal
reset signal is generated.
p.155
p.155
The value read from WDTE is 9AH (this differs from the written value (ACH)). p.155
When “low-speed
internal oscillator
cannot be
stopped” is
selected by
option byte
In this mode, operation of the watchdog timer cannot be stopped even during
STOP instruction execution. For 8-bit timer H1 (TMH1), a division of the low-
speed internal oscillation clock can be selected as the count source, so clear
the watchdog timer using the interrupt request of TMH1 before the watchdog
timer overflows after STOP instruction execution. If this processing is not
performed, an internal reset signal is generated when the watchdog timer
overflows after STOP instruction execution.
p.156
When “low-speed
internal oscillator
can be stopped
by software” is
selected by
option byte
In this mode, watchdog timer operation is stopped during HALT/STOP
instruction execution. After HALT/STOP mode is released, counting is started
again using the operation clock of the watchdog timer set before HALT/STOP
instruction execution by WDTM. At this time, the counter is not cleared to 0
but holds its value.
p.158
Sampling time
and conversion
time
The above sampling time and conversion time do not include the clock
frequency error. Select the sampling time and conversion time such that
Notes 2 and 3 above are satisfied, while taking the clock frequency error into
consideration (an error margin maximum of ±5% when using the high-speed
internal oscillator).
p.164
ADM: A/D
converter mode
register
The above sampling time and conversion time do not include the clock
frequency error. Select the sampling time and conversion time such that
Notes 3 and 4 above are satisfied, while taking the clock frequency error into
consideration (an error margin maximum of ±5% when using the high-speed
internal oscillator).
p.169
If a bit other than ADCS of ADM is manipulated while A/D conversion is
stopped (ADCS = 0) and then A/D conversion is started, execute two NOP
instructions or an instruction equivalent to two machine cycles, and set ADCS
to 1.
p.170
A/D conversion must be stopped (ADCS = 0) before rewriting bits FR0 to FR2. p.170
Be sure to clear bits 6, 2, and 1 to 0.
p.170
ADS: Analog
input channel
specification
register
Be sure to clear bits 2 to 7 of ADS to 0.
p.170
ADCR: 10-bit A/D
conversion result
register
When writing to the A/D converter mode register (ADM) and analog input
channel specification register (ADS), the contents of ADCR may become
undefined. Read the conversion result following conversion completion before
writing to ADM and ADS. Using timing other than the above may cause an
incorrect conversion result to be read.
p.170
User’s Manual U17446EJ5V0UD
397