English
Language : 

SMJ320C80 Datasheet, PDF (74/157 Pages) Texas Instruments – DIGITAL SIGNAL PROCESSOR
SMJ320C80
DIGITAL SIGNAL PROCESSOR
SGUS025B – AUGUST 1998 – REVISED JUNE 2002
DRAM-type cycles
The DRAM-type cycles are page-mode accesses consisting of a row access followed by one or more column
accesses. Column accesses may be one, two, or three clock cycles in length with two and three cycle accesses
allowing the insertion of wait states to accommodate slow devices. Idle cycles can occur after necessary column
accesses have completed or between column accesses due to “bubbles” in the TC data-flow pipeline. The
pipeline diagrams in Figure 57 show the pipeline stages for each access type and when the CAS/DQM signal
corresponding to the column access is activated.
CASā/āDQM -ā/āA Aā/āB Bā/āC Cā/ā-
Col A c1 c2 c3
Col B
c1 c2 c3
Col C
c1 c2 c3
Idle
ci ci ci
Pipelined 1Ćcycleā/ācolumn EDO (CT = 0000)
reads, read transfers, split read transfers
CASā/āDQM A āB C
Col A c1
Col B
c1
Col C
c1
Idle
ci
Pipelined 1Ćcycleā/ācolumn (CT = 0000)
writes, load color register (LCR), block writes
CASā/āDQM A āB C -
Col A c1 c2
Col B
c1 c2
Col C
c1 c2
Idle
ci ci
Nonpipelined 1Ćcycleā/ācolumn EDO (CT = 0001)
reads, read transfers, split read transfers
CASā/āDQM A āB C
Col A c1
Col B
c1
Col C
c1
Idle
ci
Nonpipelined 1Ćcycleā/ācolumn (CT = 0001)
writes, LCRs, block writes
CASā/āDQM
āA
B
āC
Col A c1 c2 c3
---
Col B
c1 c2 c3
---
Col C
c1 c2 c3
---
Idle
ci ci ci
CASā/āDQM
āA
B
āC
Col A c1 c2
--
Col B
c1 c2
--
Col C
c1 c2
--
Idle
ci ci
2Ćcycleā/ācolumn EDO (CT = 0010)
reads, read transfers, split read transfers
2Ćcycleā/ācolumn (CT = 0010)
writes, LCRs, block writes
CASā/āDQM
AA
BB
CC
CASā/āDQM
AA
BB
CC
Col A c1 c2 c3 c4 c5
Col A c1 c2 c3
-----
---
-----
---
Col B
c1 c2 c3 c4 c5
Col B
c1 c2 c3
-----
---
-----
---
Col C
c1 c2 c3 c4 c5
Col C
c1 c2 c3
-----
---
-----
---
Idle
ci ci ci ci ci
ci ci ci
3Ćcycleā/ācolumn EDO (CT = 0011)
reads, read transfers, split read transfers
3Ćcycleā/ācolumn (CT = 0011)
writes, LCRs, and block writes
Figure 57. DRAM Cycle Column Pipelines
74
• POST OFFICE BOX 1443 HOUSTON, TEXAS 77251–1443