English
Language : 

301467-005 Datasheet, PDF (46/426 Pages) Intel Corporation – Express Chipset
Signal Description
R
2.11 Reset States and Pull-up/Pull-downs
This section describes the expected states of the (G)MCH I/O buffers during and immediately
after the assertion of RSTIN#. This table only refers to the contributions on the interface from the
(G)MCH and does not reflect any external influence (such as external pull-up/pull-down resistors
or external drivers).
Legend:
CMCT:
DRIVE:
TERM:
LV:
HV:
IN:
ISO:
TRI:
PU:
PD:
STRAP:
Common Mode Center Tapped. Differential signals are weakly driven to the common
mode central voltage.
Strong drive (to normal value supplied by core logic if not otherwise stated)
Normal termination devices are turned on
Low voltage
High voltage
Input buffer enabled
Isolate input buffer so that it doesn’t oscillate if input left floating
Tri-state
Weak internal pull-up
Weak internal pull-down
Strap input sampled during assertion or on the de-asserting edge of RSTIN#
Table 2-1. Host Interface Reset and S3 States
Interface
Signal Name
Host I/F
HCPURST#
HADSTB[1:0]#
HA[31:3]#
HD[63:0]
HDSTBP[3:0]#
HDSTBN[3:0]#
HDINV[3:0]#
HADS#
HBNR#
HBPRI#
HDBSY#
HDEFER#
HDRDY#
HEDRDY#
State During
State After
S3
I/O
RSTIN#
RSTIN# De-
Assertion
assertion
O
DRIVE LV
TERM HV after
TRI (No VTT)
approximately 1ms
I/O
TERM HV
TERM HV
TRI (No VTT)
I/O
TERM HV
TERM HV
TRI (No VTT)
I/O
TERM HV
TERM HV
TRI (No VTT)
I/O
TERM HV
TERM HV
TRI (No VTT)
I/O
TERM HV
TERM HV
TRI (No VTT)
I/O
TERM HV
TERM HV
TRI (No VTT)
I/O
TERM HV
TERM HV
TRI (No VTT)
I/O
TERM HV
TERM HV
TRI (No VTT)
O
TERM HV
TERM HV
TRI (No VTT)
I/O
TERM HV
TERM HV
TRI (No VTT)
O
TERM HV
TERM HV
TRI (No VTT)
I/O
TERM HV
TERM HV
TRI (No VTT)
O
TERM HV
TERM HV
TRI (No VTT)
Pull-up/
Pull-down
46
Datasheet