English
Language : 

GX1 Datasheet, PDF (54/247 Pages) National Semiconductor (TI) – Processor Series Low Power Integrated x86 Solution
Processor Programming (Continued)
Table 3-11. Configuration Registers (Continued)
Bit
Name
Description
Index B0h, B1h, B2h, B3h
SMHR — SMM Header Address Register (R/W)
Default Value = xxh
Index
B3h
B2h
B1h
B0h
SMHR Bits
A[31:24]
A[23:16]
A[15:12]
A[7:0]
SMM Header Address Bits [31:0]: SMHR address bits [31:0] contain the physical base address for
the SMM header space. For example, bits [31:24] correspond with Index B3h
Refer to Section 3.7.3 “SMM Configuration Registers” on page 85 for more information.
Note: MAPEN (CCR3[4]) must = 1 to read or write to this register.
Index CDh, CEh, CFh
SMAR — SMM Address Region/Size Register (R/W)
Default Value = 00h
Index
CDh
CEh
CFh[7:4]
SMAR Bits
A[31:24]
A[23:16]
A[15:12]
SMM Address Region Bits [A31:A12]: SMAR address bits [31:12] contain the base address for the
SMM region.For example, bits [31:24] correspond with Index CDh. Refer to Section 3.7.3 “SMM Con-
figuration Registers” on page 85 for more information.
CFh[3:0]
SIZE[3:0]
SMM Region Size Bits, [3:0]: SIZE address bits contain the size code for the SMM region. During
access the lower 4-bits of Port 23h hold SIZE[3:0]. Index CFh allows simultaneous access to SMAR
address regions bits A[15:12] (see above) and size code bits.
0000 = SMM Disabled
0001 = 4 KB
0010 = 8 KB
0011 = 16 KB
0100 = 32 KB
0101 = 64 KB
0110 = 128 KB
0111 = 256 KB
1000 = 512 KB
1001 = 1 MB
1010 = 2 MB
1011 = 4 MB
1100 = 8 MB
1101 = 16 MB
1110 = 32 MB
1111 = 4 KB (same as 0001)
Note: 1. SMI_LOCK (CCR3[0]) must = 0, or the CPU must be in SMI mode, to write these registers/bits.
2. Refer to Section 3.7.3 “SMM Configuration Registers” on page 85 for more information.
Index FEh
DIR0 — Device Identification Register 0 (RO)
Default Value = 4xh
7:4
DID[3:0]
Device ID (Read Only): Identifies device as GX1 processor.
3:0
MULT[3:0]
Core Multiplier (Read Only): Identifies the core multiplier set by the CLKMODE[2:0] pins (see sig-
nal descriptions on page 31)
MULT[3:0]:
0000 = SYSCLK multiplied by 4 (Test mode only)
0001 = SYSCLK multiplied by 10
0010 = SYSCLK multiplied by 4
0011 = SYSCLK multiplied by 6
0100 = SYSCLK multiplied by 9
0101 = SYSCLK multiplied by 5
0110 = SYSCLK multiplied by 7
0111 = SYSCLK multiplied by 8
1xxx = Reserved
Index FFh
DIR1 -- Device Identification Register 1 (RO)
Default Value = xxh
7:0
DIR1
Device Identification Revision (Read Only): DIR1 indicates device revision number.
If DIR1 is 8xh = GX1 processor.
www.national.com
54
Revision 1.0