English
Language : 

PIC18F6X2X Datasheet, PDF (55/386 Pages) Microchip Technology – 64/80-Pin High Performance, 64-Kbyte Enhanced FLASH Microcontrollers with A/D
PIC18F6X2X/8X2X
TABLE 4-3: REGISTER FILE SUMMARY
File Name Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Value on Details
POR, BOR on page:
TOSU
—
—
—
Top-of-Stack Upper Byte (TOS<20:16>)
---0 0000
TOSH
Top-of-Stack High Byte (TOS<15:8>)
0000 0000
TOSL
Top-of-Stack Low Byte (TOS<7:0>)
0000 0000
STKPTR
STKFUL STKUNF
—
Return Stack Pointer
00-0 0000
PCLATU
—
—
bit 21 Holding Register for PC<20:16>
--10 0000
PCLATH Holding Register for PC<15:8>
0000 0000
PCL
PC Low Byte (PC<7:0>)
TBLPTRU
—
—
bit 21(2) Program Memory Table Pointer Upper Byte (TBLPTR<20:16>)
0000 0000
--00 0000
TBLPTRH Program Memory Table Pointer High Byte (TBLPTR<15:8>)
0000 0000
TBLPTRL Program Memory Table Pointer Low Byte (TBLPTR<7:0>)
0000 0000
TABLAT Program Memory Table Latch
0000 0000
PRODH Product Register High Byte
xxxx xxxx
PRODL Product Register Low Byte
xxxx xxxx
INTCON
GIE/GIEH PEIE/GIEL TMR0IE
INT0IE
RBIE
TMR0IF INT0IF
RBIF 0000 0000
INTCON2
RBPU INTEDG0 INTEDG1 INTEDG2 INTEDG3 TMR0IP INT3IP
RBIP 1111 1111
INTCON3
INT2IP
INT1IP
INT3IE
INT2IE
INT1IE
INT3IF
INT2IF
INT1IF 1100 0000
INDF0
Uses contents of FSR0 to address data memory - value of FSR0 not changed (not a physical register)
n/a
POSTINC0 Uses contents of FSR0 to address data memory - value of FSR0 post-incremented
n/a
(not a physical register)
POSTDEC0 Uses contents of FSR0 to address data memory - value of FSR0 post-decremented
n/a
(not a physical register)
PREINC0 Uses contents of FSR0 to address data memory - value of FSR0 pre-incremented (not a physical register)
n/a
PLUSW0 Uses contents of FSR0 to address data memory - value of FSR0 pre-incremented
n/a
(not a physical register) - value of FSR0 offset by value in WREG
FSR0H
—
—
—
—
Indirect Data Memory Address Pointer 0 High Byte ---- 0000
FSR0L
Indirect Data Memory Address Pointer 0 Low Byte
xxxx xxxx
WREG
Working Register
xxxx xxxx
INDF1
Uses contents of FSR1 to address data memory - value of FSR1 not changed (not a physical register)
n/a
POSTINC1 Uses contents of FSR1 to address data memory - value of FSR1 post-incremented
n/a
(not a physical register)
POSTDEC1 Uses contents of FSR1 to address data memory - value of FSR1 post-decremented
n/a
(not a physical register)
PREINC1 Uses contents of FSR1 to address data memory - value of FSR1 pre-incremented (not a physical register)
n/a
PLUSW1 Uses contents of FSR1 to address data memory - value of FSR1 pre-incremented
n/a
(not a physical register) - value of FSR1 offset by value in WREG
FSR1H
—
—
—
—
Indirect Data Memory Address Pointer 1 High Byte ---- 0000
FSR1L
Indirect Data Memory Address Pointer 1 Low Byte
xxxx xxxx
BSR
—
—
—
—
Bank Select Register
---- 0000
INDF2
Uses contents of FSR2 to address data memory - value of FSR2 not changed (not a physical register)
n/a
POSTINC2 Uses contents of FSR2 to address data memory - value of FSR2 post-incremented
n/a
(not a physical register)
POSTDEC2 Uses contents of FSR2 to address data memory - value of FSR2 post-decremented
n/a
(not a physical register)
Legend:
Note 1:
2:
3:
4:
x = unknown, u = unchanged, - = unimplemented, q = value depends on condition
RA6 and associated bits are configured as port pins in RCIO and ECIO Oscillator mode only and read ‘0’ in all other
Oscillator modes.
Bit 21 of the TBLPTRU allows access to the device configuration bits.
These registers are unused on PIC18F6X2X devices; always maintain these clear.
RG5 is available only if MCLR function is disabled in configuration.
34, 44
34, 44
34, 44
34, 45
34, 46
34, 46
34, 46
34, 71
34, 71
34, 71
34, 71
34, 87
34, 87
34, 91
34, 92
34, 93
58
58
58
58
58
34, 58
34, 58
34
58
58
58
58
58
35, 58
35, 58
35, 57
58
58
58
 2003 Microchip Technology Inc.
Advance Information
DS39612A-page 53