English
Language : 

GMS30C2116 Datasheet, PDF (158/322 Pages) Hynix Semiconductor – USERS MANUAL
6-36
6.11.5.1 Multi-Cycle Access (continued)
CHAPTER 6
Symbol Description
Formula
t2a A25..A13, CS0#..CS3# valid
(number of setup cycles + access cycles) x tCLK
before end of WE0#..WE3#, OE#
(min.)
- 2.6 ns + ∆tP (a) - ∆tN (b)
t2b A12..A0 valid before end of
WE0#..WE3#, OE# (min.)
(number of setup cycles + access cycles) x tCLK
- 1.7 ns + ∆tP (a) - ∆tP (b)
Note:
(a) refers to capacitive load on signals WE0#..WE3#,
OE#
(b) refers to capacitive load on signals A25..A0,
CS0#..CS3#
t3 D31..D0, DP0..DP3 valid before (number of setup cycles + access cycles) x t CLK
end of WE0#..WE3# (min.)
- 2.7 ns + ∆tP (a) - ∆tN (b)
Note:
(a) refers to capacitive load on signals WE0#..WE3#
(b) refers to capacitive load on signal D31..D0,
DP0..DP3
t4 WE0#..WE3#, OE# pulse width (number of access cycles -1) x tCLK - 0.5 ns
low (min.)
t5a A25..A13, CS0#..CS3# hold time (number of bus hold cycles) x tCLK
after WE0#..WE3#, OE# (min.) + 1.0 ns + ∆tN (a) - ∆tP (b)
t5b A12..A0 hold time after
WE0#..WE3#, OE# (min.)
(number of bus hold cycles) x tCLK
+ 0.7 ns + ∆tP (a) - ∆tP (b)
Note:
(a) refers to capacitive load on signals A25..A0,
CS0#..CS3#
(b) refers to capacitive load on signals WE0#..WE3#,
OE#
t6 D31..D0, DP0..DP3 hold time (number of bus hold cycles) x tCLK
after WE0#..WE3#
+ 1.1 ns + ∆tN (a) - ∆tP (b)
Note:
(a) refers to capacitive load on signals D31..D0,
DP0..DP3
(b) refers to capacitive load on signals WE0#..WE3#
t7 Read data D31..D0, DP0..DP3 0 ns
setup time to end of OE# (min.)
t8 Read data D31..D0, DP0..DP3 0 ns
hold time (min.)
Note:
Read data is sampled by the skew-compensated
OE# signal and latched internally