English
Language : 

MC9S12KG128_10 Datasheet, PDF (553/606 Pages) Freescale Semiconductor, Inc – HCS12 Microcontrollers
Chapter 19 Module Mapping Control (MMCV4) Block Description
Table 19-6. External Stretch Bit Definition
Stretch Bit EXSTR1
0
0
1
1
Stretch Bit EXSTR0
0
1
0
1
Number of E Clocks Stretched
0
1
2
3
19.3.2.5 Reserved Test Register 0 (MTST0)
Module Base + 0x0014
Starting address location affected by INITRG register setting.
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 19-7. Reserved Test Register 0 (MTST0)
Read: Anytime
Write: No effect — this register location is used for internal test purposes.
19.3.2.6 Reserved Test Register 1 (MTST1)
Module Base + 0x0017
Starting address location affected by INITRG register setting.
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
0
0
W
Reset
0
0
0
1
0
0
0
0
= Unimplemented or Reserved
Figure 19-8. Reserved Test Register 1 (MTST1)
Read: Anytime
Write: No effect — this register location is used for internal test purposes.
MC9S12KG128 Data Sheet, Rev. 1.16
Freescale Semiconductor
553