English
Language : 

MC9S12P128 Datasheet, PDF (125/564 Pages) Freescale Semiconductor, Inc – S12 Microcontrollers
Peripheral
Interrupt Requests
Interrupt Module (S12SINTV1)
Wake Up
CPU
Non I bit Maskable Channels
Vector
Address
I bit Maskable Channels
Interrupt
Requests
Figure 4-1. INT Block Diagram
IVBR
4.2 External Signal Description
The INT module has no external signals.
4.3 Memory Map and Register Definition
This section provides a detailed description of all registers accessible in the INT module.
4.3.1 Register Descriptions
This section describes in address order all the INT registers and their individual bits.
4.3.1.1 Interrupt Vector Base Register (IVBR)
Address: 0x0120
7
6
5
4
3
2
1
0
R
IVB_ADDR[7:0]
W
Reset
1
1
1
1
1
1
1
1
Figure 4-2. Interrupt Vector Base Register (IVBR)
Read: Anytime
Write: Anytime
S12P-Family Reference Manual, Rev. 1.12
Freescale Semiconductor
125