|
MC9S12NE64V1 Datasheet, PDF (477/554 Pages) Freescale Semiconductor, Inc – MC9S12NE64V1 Data Sheet | |||
|
◁ |
Memory Map and Register Deï¬nition
Table 18-3. DBGC1 Field Descriptions (continued)
Field
Description
3
DBGBRK
1:0
CAPMOD
DBG Breakpoint Enable Bit â The DBGBRK bit controls whether the debugger will request a breakpoint based
on comparator A and B to the CPU upon completion of a tracing session. Please refer to Section 18.4.3,
âBreakpoints,â for further details.
0 CPU break request not enabled
1 CPU break request enabled
Capture Mode Field â See Table 18-4 for capture mode ï¬eld deï¬nitions. In LOOP1 mode, the debugger will
automatically inhibit redundant entries into capture memory. In detail mode, the debugger is storing address and
data for all cycles except program fetch (P) and free (f) cycles. In proï¬le mode, the debugger is returning the
address of the last instruction executed by the CPU on each access of trace buffer address. Refer to
Section 18.4.2.6, âCapture Modes,â for more information.
Table 18-4. CAPMOD Encoding
CAPMOD
00
01
10
11
Description
Normal
LOOP1
DETAIL
PROFILE
MC9S12NE64 Data Sheet, Rev. 1.1
Freescale Semiconductor
477
|
▷ |