English
Language : 

MC9S12NE64V1 Datasheet, PDF (424/554 Pages) Freescale Semiconductor, Inc – MC9S12NE64V1 Data Sheet
Chapter 16 Module Mapping Control (MMCV4)
• Memory mapping control and selection based upon address decode and system operating mode
• Core address bus control
• Core data bus control and multiplexing
• Core security state decoding
• Emulation chip select signal generation (ECS)
• External chip select signal generation (XCS)
• Internal memory expansion
• External stretch and ROM mapping control functions via the MISC register
• Reserved registers for test purposes
• Configurable system memory options defined at integration of core into the system-on-a-chip
(SoC).
16.1.2 Modes of Operation
Some of the registers operate differently depending on the mode of operation (i.e., normal expanded wide,
special single chip, etc.). This is best understood from the register descriptions.
16.2 External Signal Description
All interfacing with the MMC sub-block is done within the core, it has no external signals.
16.3 Memory Map and Register Definition
A summary of the registers associated with the MMC sub-block is shown in Figure 16-2. Detailed
descriptions of the registers and bits are given in the subsections that follow.
16.3.1 Module Memory Map
Table 16-1. MMC Memory Map
Address
Offset
Register
Initialization of Internal RAM Position Register (INITRM)
Initialization of Internal Registers Position Register (INITRG)
Initialization of Internal EEPROM Position Register (INITEE)
Miscellaneous System Control Register (MISC)
Reserved
.
.
.
.
Reserved
.
.
.
.
Access
R/W
R/W
R/W
R/W
—
—
—
—
MC9S12NE64 Data Sheet, Rev. 1.1
424
Freescale Semiconductor