English
Language : 

MC68HC908AS32A Datasheet, PDF (196/280 Pages) Freescale Semiconductor, Inc – Microcontrollers
System Integration Module (SIM)
15.4.3 SIM Counter and Reset States
External reset has no effect on the SIM counter. See 15.6.2 Stop Mode for details. The SIM counter is
free-running after all reset states. See 15.3.2 Active Resets from Internal Sources for counter control and
internal reset recovery sequences.
15.5 Program Exception Control
Normal, sequential program execution can be changed in three different ways:
1. Interrupts
– Maskable hardware CPU interrupts
– Non-maskable software interrupt instruction (SWI)
2. Reset
3. Break interrupts
15.5.1 Interrupts
At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the
interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers
the CPU register contents from the stack so that normal processing can resume. Figure 15-8 shows
interrupt entry timing. Figure 15-10 shows interrupt recovery timing.
Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The
arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is
latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched
interrupt is serviced (or the I bit is cleared), see Figure 15-9.
MODULE
INTERRUPT
I BIT
IAB
DUMMY
SP
SP – 1 SP – 2 SP – 3 SP – 4 VECT H VECT L START ADDR
IDB
DUMMY PC–1[7:0] PC–1[15:8]
X
A
CCR V DATA H V DATA L OPCODE
R/W
Figure 15-8. Interrupt Entry
MC68HC908AS32A Data Sheet, Rev. 2.0
196
Freescale Semiconductor