English
Language : 

HD64F3687GHV Datasheet, PDF (387/566 Pages) Renesas Technology Corp – Old Company Name in Catalogs and Other Documents
Section 17 I2C Bus Interface 2 (IIC2)
3. Read ICDRR every time RDRF is set. If 8th receive clock pulse falls while RDRF is 1, SCL is
fixed low until ICDRR is read. The change of the acknowledge before reading ICDRR, to be
returned to the master device, is reflected to the next transmit frame.
4. The last byte data is read by reading ICDRR.
SCL
(Master output)
9
SDA
(Master output)
SCL
(Slave output)
SDA
(Slave output)
A
RDRF
1
2
3
4
5
6
7
8
9
1
Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Bit 7
A
ICDRS
Data 1
Data 2
ICDRR
User
processing
Data 1
[2] Read ICDRR (dummy read)
[2] Read ICDRR
Figure 17.11 Slave Receive Mode Operation Timing (1)
SCL
(Master output)
SDA
(Master output)
SCL
(Slave output)
SDA
(Slave output)
RDRF
ICDRS
ICDRR
User
processing
9
1
2
3
4
5
6
7
8
9
Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
A
A
Data 1
Data 2
Data 1
[3] Set ACKBT [3] Read ICDRR [4] Read ICDRR
Figure 17.12 Slave Receive Mode Operation Timing (2)
Rev. 3.00 Sep. 10, 2007 Page 353 of 528
REJ09B0216-0300