English
Language : 

HD64F3687GHV Datasheet, PDF (229/566 Pages) Renesas Technology Corp – Old Company Name in Catalogs and Other Documents
Section 12 Timer V
φ
TMRIV (External
counter reset
input pin)
TCNTV reset
signal
TCNTV
N–1
N
H'00
Figure 12.8 Clear Timing by TMRIV Input
12.5 Timer V Application Examples
12.5.1 Pulse Output with Arbitrary Duty Cycle
Figure 12.9 shows an example of output of pulses with an arbitrary duty cycle.
1. Set bits CCLR1 and CCLR0 in TCRV0 so that TCNTV will be cleared by compare match with
TCORA.
2. Set bits OS3 to OS0 in TCSRV so that the output will go to 1 at compare match with TCORA
and to 0 at compare match with TCORB.
3. Set bits CKS2 to CKS0 in TCRV0 and bit ICKS0 in TCRV1 to select the desired clock source.
4. With these settings, a waveform is output without further software intervention, with a period
determined by TCORA and a pulse width determined by TCORB.
TCNTV value
H'FF
TCORA
TCORB
H'00
TMOV
Counter cleared
Time
Figure 12.9 Pulse Output Example
Rev. 3.00 Sep. 10, 2007 Page 195 of 528
REJ09B0216-0300