English
Language : 

HD64F2636F20 Datasheet, PDF (16/1512 Pages) Renesas Technology Corp – Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2600 Series
Item
21A.9.4 Erase-Verify
Mode
Figure 21A-13
Erase/Erase-Verify
Flowchart
Page
780
21A.13 Programmer 787
Mode
21B.4.3 Mode
801
Transitions
Figure 21B-3 Flash
Memory State
Transitions
21B.7.6 Flash Memory 816
Power Control Register
(FLPWCR)
Revision (See Manual for Details)
Figure amended
Start
*1
Set SWE bit in FLMCR1
Wait (tsswe) μs
n=1
Set EBR1 or EBR2
*5
*3 *4
Enable WDT
Set ESU bit in FLMCR1
Wait (tsesu) μs
Set E bit in FLMCR1
Wait (tse) ms
Clear E bit in FLMCR1
Wait (tce) μs
Clear ESU bit in FLMCR1
Wait (tcesu) μs
Disable WDT
Set EV bit in FLMCR1
Wait (tsev) μs
*5
Start of erase
*5
Erase halted
*5
*5
*5
Set block start address as verify address
n←n+1
H'FF dummy write to verify address
Wait (tsevr) μs
*5
Increment
address
NG
Read verify data
Verify data = all 1s?
OK
Last address of block?
OK
Clear EV bit in FLMCR1
*2
NG
*5
Wait (tcev) μs
NG
*4
All erase block erased?
OK
Clear SWE bit in FLMCR1
*5
Wait (tcswe) μs
End of erasing
Clear EV bit in FLMCR1
*5
Wait (tcev) μs
*5
n ≥ (N)?
OK
Clear SWE bit in FLMCR1
NG
*5
Wait (tcswe) μs
Erase failure
Title amended and description replaced
Notes amended
Notes: 2. This LSI transits to programmer mode by using the
dedicated PROM programmer.
Note amended
Note: * Subclock functions (subactive mode, subsleep mode,
and watch mode) are available in the U-mask
and W-mask versions only. These functions cannot be
used with the other versions.
Page xvi of l
REJ09B0103-0800 Rev. 8.00
May 28, 2010