English
Language : 

MC68HC08BD24 Datasheet, PDF (220/244 Pages) Motorola, Inc – HCMOS Microcontroller Unit
17.4.5 Internal Reset
An internal reset clears the COP prescaler and the COP counter.
17.4.6 Reset Vector Fetch
A reset vector fetch occurs when the vector address appears on the data
bus. A reset vector fetch clears the COP prescaler.
17.4.7 COPD (COP Disable)
The COPD signal reflects the state of the COP disable bit (COPD) in the
configuration register 1 (see Figure 17-2).
17.4.8 COPRS (COP Rate Select)
The COPRS signal reflects the state of the COP rate select bit (COPRS)
in the configuration register 1(see Figure 17-2).
Address: $001F
Bit 7
6
5
4
3
2
1
Read: 0
0
0
0
SSREC COPRS STOP
Write:
Reset: 0
0
0
0
0
0
0
= Unimplemented
Figure 17-2. Configuration Register 1 (CONFIG1)
Bit 0
COPD
0
COPRS — COP Rate Select Bit
COPRS selects the COP timeout period. Reset clears COPRS.
1 = COP timeout period = 213 – 24 OSCXCLK cycles
0 = COP timeout period = 218 – 24 OSCXCLK cycles
COPD — COP Disable Bit
COPD disables the COP module.
1 = COP module disabled
0 = COP module enabled
Technical Data
220
MC68HC08BD24 — Rev. 1.1
Freescale Semiconductor