English
Language : 

C8051F52X_12 Datasheet, PDF (39/221 Pages) Silicon Laboratories – 8/4/2 kB ISP Flash MCU Family
C8051F52x/F53x
Figure 3.3. DFN-10 Landing Diagram
Table 3.3. DFN-10 Landing Diagram Dimensions
Dimension
Min
Max
C1
2.90
3.00
E
0.50 BSC.
X1
0.20
0.30
X2
1.70
1.80
Y1
0.70
0.80
Y2
2.45
2.55
Notes:
General
1. All dimensions shown are in millimeters (mm) unless otherwise noted.
2. This land pattern design is based on the IPC-7351 guidelines.
Solder Mask Design
3. All metal pads are to be non-solder mask defined (NSMD). Clearance
between the solder mask and the metal pad is to be 60 µm minimum, all the
way around the pad.
Stencil Design
4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls
should be used to assure good solder paste release.
5. The stencil thickness should be 0.125 mm (5 mils).
6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter
pads.
7. A 4x1 array of 1.60 x 0.45 mm openings on 0.65 mm pitch should be used for
the center ground pad.
Card Assembly
8. A No-Clean, Type-3 solder paste is recommended.
9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020
specification for Small Body Components.
Rev. 1.4
39