English
Language : 

PIC24EP256GU810-I Datasheet, PDF (601/622 Pages) Electronic Film Capacitors, Inc. – 16-Bit Microcontrollers and Digital Signal Controllers with High-Speed PWM, USB and Advanced Analog
dsPIC33EPXXX(GP/MC/MU)806/810/814 and PIC24EPXXX(GP/GU)810/814
Revision C (May 2011)
This revision includes minor typographical and
formatting changes throughout the data sheet text.
These global changes were implemented:
• All instances of VDDCORE have been removed.
• References to remappable pins have been
updated to clarify output-only pins (RPn) versus
input/output pins (RPIn).
• The minimum VDD value was changed from 2.7V to
3.0V to adhere to the current BOR specification.
The major changes are referenced by their respective
section in Table A-2.
TABLE A-2: MAJOR SECTION UPDATES
Section Name
Update Description
High-Performance, 16-bit Digital
Signal Controllers and
Microcontrollers
Section 2.0 “Guidelines for
Getting Started with 16-bit Digital
Signal Controllers and
Microcontrollers”
Section 3.0 “CPU”
Section 4.0 “Memory
Organization”
Removed the shading for D+/RG2 and D-/RG3 pin designations in all pin
diagrams, as these pins are not 5V tolerant.
References to remappable pins have been updated to clarify input/output pins
(RPn) and input-only pins (RPIn).
Add information on the VUSB pin in Section 2.1 “Basic Connection
Requirements”.
Updated the title of Section 2.3 to Section 2.3 “CPU Logic Filter Capacitor
Connection (VCAP)” and modified the first paragraph.
Added Note 2 to the Programmer’s Model Register Descriptions
(see Table 3-1).
Added the CANCKS bit (CxCTRL1<11>) to the ECAN1 and ECAN 2 Register
Maps (see Table 4-26 and Table 4-29).
Added the SBOREN bit (RCON<13>) to the System Control Register Map (see
Table 4-43).
Added Note 1 to the PORTG Register maps (see Table 4-60 and Table 4-61).
Updated the Page Description for DSRPAG = 0x1FF and DSRPAG = 0x200 in
Table 4-66.
Updated the second paragraph of Section 4.2.9 “EDS Arbitration and Bus
Master Priority”.
Section 5.0 “Flash Program
Memory”
Section 6.0 “Resets”
Updated the last note box in Section 4.2.10 “Software Stack”.
Updated the equation formatting in Section 5.3 “Programming Operations”.
Added the Non-Volatile Memory Upper Address (NVMADRU) and Non-Volatile
Memory Address (NVMADR) registers (see Register 5-2 and Register 5-3).
Added Security Reset to the Reset System Block Diagram (see Figure 6-1).
Section 11.0 “I/O Ports”
Added the SBOREN bit (RCON<13>) and Notes 3 and 4 to the Reset Control
register (see Register 6-1).
References to remappable pins have been updated to clarify input/output pins
(RPn) and input-only pins (RPIn).
Section 17.0 “Quadrature
Encoder Interface (QEI) Module
(dsPIC33EPXXXMU806/810/814
Devices Only)”
Added the new column, Input/Output, to Input Pin Selection for Selectable Input
Sources (see Table 11-2).
Updated the definition for the INTHLD<31:0> bits (see Register 17-19 and
Register 17-20).
 2009-2012 Microchip Technology Inc.
DS70616G-page 601