English
Language : 

Z8FMC16100 Datasheet, PDF (230/402 Pages) Zilog, Inc. – Z8 Encore-R Motor Control Flash MCUs
Z8 Encore!® Motor Control Flash MCUs
Product Specification
208
[1]
DIV4
0
1
[2]
DIV8
0
1
[3]
DIV16
0
1
[7:4]
0H
DIV4
Clock is not divided
System Clock is divided by 4 for ADC Clock
DIV8
Clock is not divided
System Clock is divided by 8 for ADC Clock
DIV16
Clock is not divided
System Clock is divided by 16 for ADC Clock
Reserved - must be 0.
ADC Timer Capture High Byte Register
The high byte of the ADC Timer Capture Register, shown in Table 111, contains the upper
eight bits of the ADC Timer 0 count. Access to the ADC Timer Capture High Byte Regis-
ter is Read-Only.
Table 111. ADC Timer Capture High Byte Register (ADCTCAP_H)
BITS
7
6
5
4
3
2
1
0
FIELD
ADCTCAPH
RESET
X
R/W
R
ADDR
F08H
Bit
Position
[7:0]
Value
(H)
Description
00H–FFH ADC Timer Capture Count High Byte
The timer count is held in the data registers until the next ADC conversion is
started.
ADC Timer Capture Low Byte Register
The low byte of the ADC Timer Capture Register, shown in Table 112, contains the lower
eight bits of the ADC Timer 0 count. Access to the ADC Timer Capture Low Byte Regis-
ter is Read-Only.
Analog-to-Digital Converter
PRELIMINARY
PS024604-1005