English
Language : 

MC9S12NE64CPVE Datasheet, PDF (313/554 Pages) Freescale Semiconductor, Inc – MC9S12NE64 Device Overview
Memory Map and Register Descriptions
11.3.2.1 Network Control (NETCTL)
Module Base + $0
7
6
R
W
EMACE
0
RESET:
0
0
5
4
3
2
1
0
0
ESWAI EXTPHY MLB
FDX
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 11-2. Network Control (NETCTL)
Read: Anytime.
Write: See each bit description.
NOTE
When configuring for loopback mode or for an external PHY, the user must
set the MLB or EXTPHY bit before enabling the EMAC by setting
EMACE. That is, when setting MLB or EXTPHY, the initial write to this
register should not also set the EMACE bit; separate writes must be
performed.
NOTE
When configuring MLB and EXTPHY bits, any internal or external PHY
connected should be disabled to protect against possible glitches generated
on MII signals as port configuration logic settles.
EMACE — EMAC Enable
This bit can be written anytime, but the user must not modify this bit while TXACT is set.
While this bit is set, the EMAC is enabled, and reception and transmission are possible. When this bit
is cleared, the EMAC receiver and transmitter are immediately disabled, any receive in progress is
dropped, and any PAUSE timeout is cleared. EMACE has no effect on the MII management functions.
1 = Enables EMAC.
0 = Disables EMAC.
ESWAI — EMAC Disabled during Wait Mode
This bit can be written anytime.
When this bit is set, the EMAC receiver, transmitter, and MII management logic are disabled during
wait mode, any receive in progress is dropped, and any PAUSE timeout is cleared. The user must not
enter wait mode with the ESWAI bit set if TXACT or BUSY are asserted. While the ESWAI bit is
clear, the EMAC continues to operate during wait mode.
1 = EMAC is disabled during wait mode.
0 = EMAC continues to operate normally during wait mode.
EXTPHY — External PHY
This bit can be written once after a hardware or software reset, but the user must not modify this bit
while EMACE or BUSY is set. While this bit is set, the EMAC is configured for an external PHY, all
the EMAC MII I/O pins are available externally, and the MII to the internal PHY is not available.
MC9S12NE64 Data Sheet, Rev. 1.1
Freescale Semiconductor
313