English
Language : 

W90P710CD Datasheet, PDF (21/552 Pages) Winbond – 32-BIT ARM7TDMI-BASED MCU
W90P710CD/W90P710CDG
Table 5.1 W90P710 Pins Description (Continued)
Pin Name
Ethernet Interface
PHY_MDC /
GPIO [51] /
KPROW[1] /
VD[17]
IO
Type
IOU
PHY_MDIO /
GPIO [50] /
KPROW[0] /
IO
VD[16]
PHY_TXD [1:0] /
GPIO [49:48] /
IOU
KPCOL[7:6] /
VD[15]
PHY_TXEN /
GPIO [47] /
IOU
KPCOL[5] /
VD[14:13]
PHY_REFCLK /
GPIO [46] /
KPCOL[4] /
IOS
VD[12]
PHY_RXD [1:0] /
GPIO [45:44] /
KPCOL[3:2] /
IOS
VD[11:10]
PHY_CRSDV /
GPIO [43] /
IOS
KPCOL[1] /
VD[9]
PHY_RXERR /
GPIO [42] /
IOS
KPCOL[0] /
VD[8]
Description
RMII Management Data Clock for Ethernet. It is the reference clock of MDIO.
Each MDIO data will be latched at the rising edge of MDC clock.
General Programmable In/Out Port [51]
Keypad ROW[1] scan output.
LCD Pixel Data Output[17].
RMII Management Data I/O for Ethernet. It is used to transfer RMII control and
status information between PHY and MAC.
General Programmable In/Out Port [51]
Keypad ROW[0] scan output.
LCD Pixel Data Output[16].
2-bit Transmit Data bus for Ethernet.
General programmable In/Out Port [49:48]
Keypad Column input [7:6], active low
LCD Pixel Data Output[15].
PHY_TXEN shall be asserted synchronously with the first 2-bit of the preamble
and shall remain asserted while all di-bits to be transmitted are presented. Of
course, it is synchronized with PHY_REFCLK.
General Programmable In/Out Port [47]
Keypad column input [5], active low
LCD Pixel Data Output[14:13].
Reference Clock. The clock shall be 50MHz +/- 50 ppm with minimum 35%
duty cycle at high or low state.
General Programmable In/Out port [46]
Keypad column input [4], active low
LCD Pixel Data Output[12].
2-bit Receive Data bus for Ethernet.
General Programmable In/Out Port [45:44]
Keypad column input [3:2], active low
LCD Pixel Data Output[11:10].
Carrier Sense / Receive Data Valid for Ethernet. The PHY_CRSDV shall be
asserted by PHY when the receive medium is non-idle. Loss of carrier shall
result in the de-assertion of PHY_CRSDV synchronous to the cycle of
PHY_REFCLK, and only on 2-bit receive data boundaries.
General Programmable In/Out port [43]
Keypad column input [1], active low
LCD Pixel Data Output[9].
Receive Data Error for Ethernet. It indicates a data error detected by PHY.The
assertion should be lasted for longer than a period of PHY_REFCLK. When
PHY_RXERR is asserted, the MAC will report a CRC error.
General programmable In/Out port [42]
Keypad column input [0], active low
LCD Pixel Data Output[8].
- 21 -
Publication Release Date: September 19, 2006
Revision B2