English
Language : 

MC68HC912DG128 Datasheet, PDF (288/452 Pages) Motorola, Inc – Microcontrollers
Inter-IC Bus
Freescale Semiconductor, Inc.
.
IBDR — IIC Bus Data I/O Register
$00E4
Bit 7
6
5
4
3
2
1
Bit 0
D7
D6
D5
D4
D3
D2
D1
D0
High
RESET:
0
0
0
0
0
0
0
0
Read and write anytime
In master transmit mode, when data is written to the IBDR a data transfer
is initiated. The most significant bit is sent first. In master receive mode,
reading this register initiates next byte data receiving. In slave mode, the
same functions are available after an address match has occurred.
NOTE:
In master transmit mode, the first byte of data written to IBDR following
assertion of MS/SL is used for the address transfer and should comprise
of the calling address (in position D7-D1) concatenated with the required
R/W bit (in position D0).
IBPURD — Pull-Up and Reduced Drive for Port IB
$00E5
Bit 7
6
5
4
3
2
1
Bit 0
0
0
0
RDPIB
0
0
0
PUPIB
RESET:
0
0
0
0
0
0
0
0
Read and write anytime
RDPIB — Reduced Drive of Port IB
0 = All port IB output pins have full drive enabled.
1 = All port IB output pins have reduced drive capability.
PUPIB — Pull-Up Port IB Enable
0 = Port IB pull-ups are disabled.
1 = Enable pull-up devices for port IB input pins [7:4]. Pull-ups for
port IB input pins [3:0] are always enabled.
Technical Data
288
MC68HC912DG128 — Rev 3.0
Inter-IC Bus
For More Information On This Product,
Go to: www.freescale.com
MOTOROLA