English
Language : 

C8051F58X Datasheet, PDF (208/356 Pages) Silicon Laboratories – Programmable hysteresis and response time Configurble as interrupt or reset source Low current
C8051F58x/F59x
SFR Definition 20.24. P2SKIP: Port 2 Skip
Bit
7
6
5
4
3
2
1
0
Name
P2SKIP[7:0]
Type
R/W
Reset
0
0
0
0
0
0
0
0
SFR Address = 0xD6; SFR Page = 0x0F
Bit
Name
Function
7:0 P2SKIP[7:0] Port 2 Crossbar Skip Enable Bits.
These bits select Port 2 pins to be skipped by the Crossbar Decoder. Port pins
used for analog, special functions or GPIO should be skipped by the Crossbar.
0: Corresponding P2.n pin is not skipped by the Crossbar.
1: Corresponding P2.n pin is skipped by the Crossbar.
SFR Definition 20.25. P3: Port 3
Bit
7
6
5
4
3
2
1
0
Name
P3[7:0]
Type
R/W
Reset
1
1
1
1
1
1
1
1
SFR Address = 0xB0; SFR Page = All Pages; Bit-Addressable
Bit Name
Description
Write
Read
7:0 P3[7:0] Port 3 Data.
0: Set output latch to logic 0: P3.n Port pin is logic
Sets the Port latch logic
LOW.
LOW.
value or reads the Port pin 1: Set output latch to logic 1: P3.n Port pin is logic
logic state in Port cells con- HIGH.
HIGH.
figured for digital I/O.
Note: Port P3.1–P3.6 are only available on the 48-pin and 40-pin packages.
208
Rev. 1.2