English
Language : 

MC68HC08AS32 Datasheet, PDF (82/394 Pages) Motorola, Inc – M68HC08 Family of 8-bit microcontroller units (MCUs)
Central Processor Unit (CPU)
NOTE:
To maintain M68HC05 compatibility, the upper byte of the index register
(H) is not stacked automatically. If the interrupt service routine modifies
H, then the user must stack and unstack H using the PSHH and PULH
instructions.
After the I bit is cleared, the highest-priority interrupt request is
serviced first.
A return-from-interrupt (RTI) instruction pulls the CPU registers from
the stack and restores the interrupt mask from the stack. After any
reset, the interrupt mask is set and can be cleared only by the clear
interrupt mask software instruction (CLI).
N — Negative Flag Bit
The CPU sets the negative flag when an arithmetic operation, logic
operation, or data manipulation produces a negative result, setting bit
7 of the result.
1 = Negative result
0 = Non-negative result
Z — Zero flag Bit
The CPU sets the zero flag when an arithmetic operation, logic
operation, or data manipulation produces a result of $00.
1 = Zero result
0 = Non-zero result
C — Carry/Borrow Flag Bit
The CPU sets the carry/borrow flag when an addition operation
produces a carry out of bit 7 of the accumulator or when a subtraction
operation requires a borrow. Some instructions — such as bit test and
branch, shift, and rotate — also clear or set the carry/borrow flag.
1 = Carry out of bit 7
0 = No carry out of bit 7
Advance Information
82
Central Processor Unit (CPU)
MC68HC08AS32 — Rev. 3.0
MOTOROLA