English
Language : 

HD6473032F Datasheet, PDF (281/572 Pages) Hitachi Semiconductor – Hitachi Microcomputer
Table 8-11 (c) ITU Operating Modes (Channel 2)
Register Settings
TSNC
TMDR
TFCR
TOCR
TOER
TIOR2
TCR2
Reset-
Comple- Synchro-
Output
Synchro-
mentary nized Buffer-
Level Master
Clear
Clock
Operating Mode
nization MDF FDIR PWM
PWM PWM ing XTGD Select Enable IOA
IOB
Select
Select
Synchronous preset SYNC2 = 1 o
—o
—
—
—
—
—
—
o
o
o
o
PWM mode
o
o
— PWM2 = 1 —
—
—
—
—
—
—
o*
o
o
Output compare A
o
o
— PWM2 = 0 —
—
—
—
—
—
IOA2 = 0 o
o
o
Other bits
unrestricted
Output compare B
o
o
—o
—
—
—
—
—
—
o
IOB2 = 0 o
o
Other bits
unrestricted
Input capture A
o
—
— PWM2 = 0 —
—
—
—
—
—
IOA2 = 1 o
o
o
Other bits
unrestricted
Input capture B
o
—
— PWM2 = 0 —
—
—
—
—
—
o
IOB2 = 1 o
o
Other bits
unrestricted
Counter By compare o
o
—o
—
—
—
—
—
—
o
o
CCLR1 = 0 o
clearing match/input
CCLR0 = 1
capture A
By compare o
o
—o
—
—
—
—
—
—
o
o
CCLR1 = 1 o
match/input
CCLR0 = 0
capture B
Syn-
SYNC2 = 1 o
—o
—
—
—
—
—
—
o
o
CCLR1 = 1 o
chronous
CCLR0 = 1
clear
Phase counting
o
MDF = 1 o
o
—
—
—
—
—
—
o
o
o
—
mode
Legend: o Setting available (valid). — Setting does not affect this mode.
Note: * The input capture function cannot be used in PWM mode. If compare match A and compare match B occur simultaneously, the compare match signal is inhibited.
266