English
Language : 

HD6473032F Datasheet, PDF (245/572 Pages) Hitachi Semiconductor – Hitachi Microcomputer
Setup Procedure for Complementary PWM Mode: Figure 8-33 shows a sample procedure for
setting up complementary PWM mode.
Complementary PWM mode
1. Clear bits STR3 and STR4 to 0 in
TSTR to halt the timer counters.
Complementary PWM mode must be
set up while TCNT3 and TCNT4 are
Stop counting
1
halted.
Select counter clock
Select complementary
PWM mode
2. Set bits TPSC2 to TPSC0 in TCR to
select the same counter clock source
2
for channels 3 and 4. If an external
clock source is selected, select the
external clock edge(s) with bits
CKEG1 and CKEG0 in TCR. Do not
3
select any counter clear source
with bits CCLR1 and CCLR0 in TCR.
Set TCNTs
3. Set bits CMD1 and CMD0 in TFCR
4
to select complementary PWM mode.
TIOCA3, TIOCB3, TIOCA4, TIOCB4,
TOCXA4, and TOCXB4 automatically
become PWM output pins.
Set general registers
5 4. Clear TCNT4 to H'0000. Set the
non-overlap margin in TCNT3. Do not
set TCNT3 and TCNT4 to the same
Start counters
value.
6
5. GRA3 is the waveform period
register. Set the upper limit value of
TCNT3 minus 1 in GRA3. Set
Complementary PWM mode
transition times of the PWM output
waveforms in GRB3, GRA4, and
GRB4. Set times within the compare
match range of TCNT3 and TCNT4.
T ≤ X (X: initial setting of GRB3,
GRA4, or GRB4. T: initial setting of
TCNT3)
6. Set bits STR3 and STR4 in TSTR to
1 to start TCNT3 and TCNT4.
Note: After exiting complementary PWM mode, to resume operating in complementary
PWM mode, follow the entire setup procedure from step 1 again.
Figure 8-33 Setup Procedure for Complementary PWM Mode (Example)
230