English
Language : 

LM3S8G62 Datasheet, PDF (24/1096 Pages) Texas Instruments – Stellaris® LM3S8G62 Microcontroller
Table of Contents
OBSOLETE: TI has discontinued production of this device.
Register 15:
Register 16:
Register 17:
Register 18:
Register 19:
Register 20:
Register 21:
Register 22:
Register 23:
Register 24:
Register 25:
Register 26:
Register 27:
Register 28:
Register 29:
Register 30:
Register 31:
Register 32:
Register 33:
Register 34:
Register 35:
Register 36:
Register 37:
Register 38:
Register 39:
Register 40:
Register 41:
Register 42:
Register 43:
Register 44:
Register 45:
Register 46:
Register 47:
Register 48:
Register 49:
Register 50:
Register 51:
Register 52:
Register 53:
Register 54:
ADC Sample Sequence Control 0 (ADCSSCTL0), offset 0x044 ........................................ 585
ADC Sample Sequence Result FIFO 0 (ADCSSFIFO0), offset 0x048 ................................ 588
ADC Sample Sequence Result FIFO 1 (ADCSSFIFO1), offset 0x068 ................................ 588
ADC Sample Sequence Result FIFO 2 (ADCSSFIFO2), offset 0x088 ................................ 588
ADC Sample Sequence Result FIFO 3 (ADCSSFIFO3), offset 0x0A8 ............................... 588
ADC Sample Sequence FIFO 0 Status (ADCSSFSTAT0), offset 0x04C ............................. 589
ADC Sample Sequence FIFO 1 Status (ADCSSFSTAT1), offset 0x06C ............................. 589
ADC Sample Sequence FIFO 2 Status (ADCSSFSTAT2), offset 0x08C ............................ 589
ADC Sample Sequence FIFO 3 Status (ADCSSFSTAT3), offset 0x0AC ............................ 589
ADC Sample Sequence 0 Operation (ADCSSOP0), offset 0x050 ...................................... 591
ADC Sample Sequence 0 Digital Comparator Select (ADCSSDC0), offset 0x054 .............. 593
ADC Sample Sequence Input Multiplexer Select 1 (ADCSSMUX1), offset 0x060 ............... 595
ADC Sample Sequence Input Multiplexer Select 2 (ADCSSMUX2), offset 0x080 ............... 595
ADC Sample Sequence Control 1 (ADCSSCTL1), offset 0x064 ........................................ 596
ADC Sample Sequence Control 2 (ADCSSCTL2), offset 0x084 ........................................ 596
ADC Sample Sequence 1 Operation (ADCSSOP1), offset 0x070 ...................................... 598
ADC Sample Sequence 2 Operation (ADCSSOP2), offset 0x090 ..................................... 598
ADC Sample Sequence 1 Digital Comparator Select (ADCSSDC1), offset 0x074 .............. 599
ADC Sample Sequence 2 Digital Comparator Select (ADCSSDC2), offset 0x094 .............. 599
ADC Sample Sequence Input Multiplexer Select 3 (ADCSSMUX3), offset 0x0A0 ............... 601
ADC Sample Sequence Control 3 (ADCSSCTL3), offset 0x0A4 ........................................ 602
ADC Sample Sequence 3 Operation (ADCSSOP3), offset 0x0B0 ..................................... 603
ADC Sample Sequence 3 Digital Comparator Select (ADCSSDC3), offset 0x0B4 .............. 604
ADC Digital Comparator Reset Initial Conditions (ADCDCRIC), offset 0xD00 ..................... 605
ADC Digital Comparator Control 0 (ADCDCCTL0), offset 0xE00 ....................................... 610
ADC Digital Comparator Control 1 (ADCDCCTL1), offset 0xE04 ....................................... 610
ADC Digital Comparator Control 2 (ADCDCCTL2), offset 0xE08 ....................................... 610
ADC Digital Comparator Control 3 (ADCDCCTL3), offset 0xE0C ...................................... 610
ADC Digital Comparator Control 4 (ADCDCCTL4), offset 0xE10 ....................................... 610
ADC Digital Comparator Control 5 (ADCDCCTL5), offset 0xE14 ....................................... 610
ADC Digital Comparator Control 6 (ADCDCCTL6), offset 0xE18 ....................................... 610
ADC Digital Comparator Control 7 (ADCDCCTL7), offset 0xE1C ...................................... 610
ADC Digital Comparator Range 0 (ADCDCCMP0), offset 0xE40 ....................................... 613
ADC Digital Comparator Range 1 (ADCDCCMP1), offset 0xE44 ....................................... 613
ADC Digital Comparator Range 2 (ADCDCCMP2), offset 0xE48 ....................................... 613
ADC Digital Comparator Range 3 (ADCDCCMP3), offset 0xE4C ...................................... 613
ADC Digital Comparator Range 4 (ADCDCCMP4), offset 0xE50 ....................................... 613
ADC Digital Comparator Range 5 (ADCDCCMP5), offset 0xE54 ....................................... 613
ADC Digital Comparator Range 6 (ADCDCCMP6), offset 0xE58 ....................................... 613
ADC Digital Comparator Range 7 (ADCDCCMP7), offset 0xE5C ...................................... 613
Universal Asynchronous Receivers/Transmitters (UARTs) ..................................................... 615
Register 1: UART Data (UARTDR), offset 0x000 ............................................................................... 629
Register 2: UART Receive Status/Error Clear (UARTRSR/UARTECR), offset 0x004 ........................... 631
Register 3: UART Flag (UARTFR), offset 0x018 ................................................................................ 634
Register 4: UART IrDA Low-Power Register (UARTILPR), offset 0x020 ............................................. 637
Register 5: UART Integer Baud-Rate Divisor (UARTIBRD), offset 0x024 ............................................ 638
Register 6: UART Fractional Baud-Rate Divisor (UARTFBRD), offset 0x028 ....................................... 639
Register 7: UART Line Control (UARTLCRH), offset 0x02C ............................................................... 640
24
July 24, 2012
Texas Instruments-Production Data