English
Language : 

S9S12G128F0CLF Datasheet, PDF (654/1158 Pages) Freescale Semiconductor, Inc – MC9S12G Family Reference Manual
Timer Module (TIM16B8CV3)
Table 20-25. TIM16B8CV1 Interrupts
Interrupt
Offset1 Vector1 Priority1
Source
C[7:0]F3
—
—
PAOVI2
—
—
PAOVF2
—
—
—
Timer Channel 7–0
—
Pulse Accumulator
Input
—
Pulse Accumulator
Overflow
TOF
—
—
—
Timer Overflow
1 Chip Dependent.
2 This feature is available only when channel 7 exists.
3 Bits related to available channels have functional significance
Description
Active high timer channel interrupts 7–0
Active high pulse accumulator input interrupt
Pulse accumulator overflow interrupt
Timer Overflow interrupt
The TIM16B8CV3 could use up to 11 interrupt vectors. The interrupt vector offsets and interrupt numbers
are chip dependent.
20.6.1 Channel [7:0] Interrupt (C[7:0]F)
This active high outputs will be asserted by the module to request a timer channel 7 – 0 interrupt. The TIM
block only generates the interrupt and does not service it. Only bits related to implemented channels are
valid.
20.6.2 Pulse Accumulator Input Interrupt (PAOVI)
This interrupt is available only when channel 7 exists. This active high output will be asserted by the
module to request a timer pulse accumulator input interrupt. The TIM block only generates the interrupt
and does not service it.
20.6.3 Pulse Accumulator Overflow Interrupt (PAOVF)
This interrupt is available only when channel 7 exists. This active high output will be asserted by the
module to request a timer pulse accumulator overflow interrupt. The TIM block only generates the
interrupt and does not service it.
20.6.4 Timer Overflow Interrupt (TOF)
This active high output will be asserted by the module to request a timer overflow interrupt. The TIM block
only generates the interrupt and does not service it.
MC9S12G Family Reference Manual, Rev.1.10
654
Freescale Semiconductor