English
Language : 

K4Y50164UC Datasheet, PDF (6/76 Pages) Samsung semiconductor – 512Mbit XDR TM DRAM(C-die)
K4Y50164UC
K4Y50084UC
K4Y50044UC
K4Y50024UC
XDRTM DRAM
4.0 Pinouts and Definitions
The following table shows the pin assignment of 512Mb x16 XDR DRAM Package. The mechanical dimensions of this package are
shown on page 72. Note - Pin #1 is at the A1 postion.
Table 1-1 : x16 Package Pinout(Top View) : 104ball FBGA Package
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
Top View
DQ10 DQ0
DQN10 DQN0
DQ6 DQ12
DQN6 DQN12
VDD
GND
GND
VTERM
SDO
RST
GND
VDD
GND
GND
VDD
DQ14
DQN14
DQ2
DQN2
A
GND
VDD
DQ4
DQN4
DQ8
DQN8
B
VTERM
GND
RQ0
GND
SDI
C
VDD
RQ2
RQ1
VDD
VDD
RQ3
RQ4
VDD
D
GND
RQ5
VREF
GND
VDD
RSRV
RSRV
GND
E
VDD
GND
GND
VDD
F
VDD
RQ6
RQ7
VDD
VDD
RQ8
RQ9
GND
GND
SCK
CMD
VDD
GND
DQ1 DQ11
DQN1 DQN11
DQ13 DQ7
DQN13 DQN7
GND
VTERM
VDD
GND
GND
CFMN
CFM
VDD
G
GND
RQ11
RQ10
GND
H
VTERM
GND
VDD
VDD
VDD
J
GND
VDD
DQ5
DQN5
DQ9
DQN9
K
GND
VDD
DQ15
DQN15
DQ3
DQN3
L
ROW
COL
SSAAMMSUSNUGNG 520404001
KK44YRY550011674UUMC- JPCCCB43
The pin #1(ROW1, COLA) is located at the A1
position on the top side and the A1 position is
marked by the marker “ ”.
6 of 76
Top View
Chip
Rev. 1.1 August 2006