English
Language : 

MC68HC08GZ32 Datasheet, PDF (195/320 Pages) Freescale Semiconductor, Inc – Microcontrollers
ESCI Arbiter
14.9.1 ESCI Arbiter Control Register
Address:
Read:
Write:
Reset:
$000A
Bit 7
6
5
ALOST
AM1
AM0
4
ACLK
3
2
1
AFIN
ARUN AROVFL
0
0
0
0
0
0
0
= Unimplemented
Figure 14-19. ESCI Arbiter Control Register (SCIACTL)
Bit 0
ARD8
0
AM1 and AM0 — Arbiter Mode Select Bits
These read/write bits select the mode of the arbiter module as shown in Table 14-12. Reset clears
AM1 and AM0.
Table 14-12. ESCI Arbiter Selectable Modes
AM[1:0]
00
01
10
11
ESCI Arbiter Mode
Idle / counter reset
Bit time measurement
Bus arbitration
Reserved / do not use
ALOST — Arbitration Lost Flag
This read-only bit indicates loss of arbitration. Clear ALOST by writing a 0 to AM1. Reset clears
ALOST.
ACLK — Arbiter Counter Clock Select Bit
This read/write bit selects the arbiter counter clock source. Reset clears ACLK.
1 = Arbiter counter is clocked with one quarter of the ESCI input clock generated by the ESCI
prescaler
0 = Arbiter counter is clocked with the bus clock divided by four
NOTE
For ACLK = 1, the arbiter input clock is driven from the ESCI prescaler. The
prescaler can be clocked by either the bus clock or CGMXCLK depending
on the state of the ESCIBDSRC bit in MOR2.
AFIN— Arbiter Bit Time Measurement Finish Flag
This read-only bit indicates bit time measurement has finished. Clear AFIN by writing any value to
SCIACTL. Reset clears AFIN.
1 = Bit time measurement has finished
0 = Bit time measurement not yet finished
ARUN— Arbiter Counter Running Flag
This read-only bit indicates the arbiter counter is running. Reset clears ARUN.
1 = Arbiter counter running
0 = Arbiter counter stopped
MC68HC08GZ32 Data Sheet, Rev. 3
Freescale Semiconductor
195