English
Language : 

XQ2V1000_1 Datasheet, PDF (64/134 Pages) Xilinx, Inc – QPro Virtex-II 1.5V Platform FPGAs
R
QPro Virtex-II 1.5V Platform FPGAs
CLB Distributed RAM Switching Characteristics
Table 47: CLB Distributed RAM Switching Characteristics
Description
Symbol
Sequential Delays
Clock CLK to X/Y outputs (WE active) in 16 x 1 mode
Clock CLK to X/Y outputs (WE active) in 32 x 1 mode
Clock CLK to F5 output
Setup and Hold Times Before/After Clock CLK
BX/BY data inputs (DIN)
F/G address inputs
SR input (WS)
Clock CLK
Minimum Pulse Width, High
Minimum Pulse Width, Low
Minimum clock period to meet address write cycle time
CLB Shift Register Switching Characteristics
0.63
Table 48: CLB Shift Register Switching Characteristics
TSHCKO16
TSHCKO32
TSHCKOF5
TDS/TDH
TAS/TAH
TWES/TWEH
TWPH
TWPL
TWC
Description
Symbol
Sequential Delays
Clock CLK to X/Y outputs
Clock CLK to X/Y outputs
Clock CLK to XB output via MC15 LUT output
Clock CLK to YB output via MC15 LUT output
Clock CLK to Shiftout
Clock CLK to F5 output
Setup and Hold Times Before/After Clock CLK
BX/BY data inputs (DIN)
SR input (WS)
Clock CLK
Minimum Pulse Width, High
Minimum Pulse Width, Low
TREG
TREG32
TREGXB
TREGYB
TCKSH
TREGF5
TSRLDS/TSRLDH
TWSS/TWSH
TSRPH
TSRPL
Speed Grade
-5
-4
1.79
2.05
2.17
2.49
1.94
2.23
0.58/–0.10
0.44/ 0.00
0.46/–0.01
0.67/–0.11
0.50/ 0.00
0.53/–0.01
0.63
0.72
0.63
0.72
1.25
1.44
Speed Grade
-5
-4
2.54
2.92
2.92
3.35
2.46
2.82
2.40
2.75
2.11
2.43
2.69
3.09
0.58/–0.08
0.21/–0.07
0.67/–0.09
0.24/–0.08
0.63
0.72
0.63
0.72
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
DS122 (v2.0) December 21, 2007
www.xilinx.com
Product Specification
64