English
Language : 

M16C29 Datasheet, PDF (134/499 Pages) Renesas Technology Corp – RENESAS MCU M16C FAMILY / M16C/Tiny SERIES
M16C/29 Group
12. Timer A
Timer Ai Mode Register (i=2 to 4)
(When using two-phase pulse signal processing)
b6 b5 b4 b3 b2 b1 b0
010001
Symbol
TA2MR to TA4MR
Address
039816 to 039A16
After Reset
0016
Bit Symbol
Bit Name
Function
RW
TMOD0
b1 b0
RW
TMOD1
Operation mode select bit 0 1: Event counter mode
RW
MR0
To use two-phase pulse signal processing, set this bit to 0
RW
MR1
To use two-phase pulse signal processing, set this bit to 0
RW
MR2
To use two-phase pulse signal processing, set this bit to 1
RW
MR3
To use two-phase pulse signal processing, set this bit to 0
RW
TCK0
Count operation type
select bit
0: Reload type
1: Free-run type
RW
TCK1
Two-phase pulse signal
processing operation
select bit (1)(2)
0: Normal processing operation
1: Multiply-by-4 processing operation
RW
NOTES:
1. The TCK1 bit is valid for timer A3 mode register. No matter how this bit is set, timers A2 and A4 always operate
in normal processing mode and x4 processing mode, respectively.
2. If two-phase pulse signal processing is desired, following register settings are required:
• Set the TAiP bit in the UDF register to 1 (two-phase pulse signal processing function enabled).
• Set bits TAiTGH and TAiTGL in the TRGSR register to 002 (TAiIN pin input).
• Set the port direction bits for TAiIN and TAiOUT to 0 (input mode).
Figure 12.9 TA2MR to TA4MR Registers in Event Counter Mode (when using two-phase pulse
signal processing with timer A2, A3 or A4)
Rev. 1.12 Mar.30, 2007 page 110 of 458
REJ09B0101-0112