English
Language : 

PIC18F6585 Datasheet, PDF (73/496 Pages) Microchip Technology – 64/68/80-Pin High-Performance, 64-Kbyte Enhanced Flash Microcontrollers with ECAN Module
PIC18F6585/8585/6680/8680
TABLE 4-3: REGISTER FILE SUMMARY (CONTINUED)
File Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Value on Details
POR, BOR on page:
RXB0DLC
—
RXRTR
RB1
RB0
DLC3
DLC2
DLC1
DLC0 -xxx xxxx 40, 230
RXB0EIDL
EID7
EID6
EID5
EID4
EID3
EID2
EID1
EID0 xxxx xxxx 41, 230
RXB0EIDH
EID15
EID14
EID13
EID12
EID11
EID10
EID9
EID8 xxxx xxxx 41, 230
RXB0SIDL
SID2
SID1
SID0
SRR
EXID
—
EID17
EID16 xxxx x-xx 41, 230
RXB0SIDH
RXB0CON
Mode 0
RXB0CON
Mode 1, 2
SID10
RXFUL
RXFUL
SID9
RXM1
RXM1
SID8
RXM0(4)
SID7
—(4)
SID6
SID5
SID4
SID3 xxxx xxxx 41, 230
RXRTRR0(4) RXB0DBEN(4) JTOFF(4) FILHIT0(4) 000- 0000 41, 230
RTRR0(4) FILHIT4(4) FILHIT3(4) FILHIT2(4) FILHIT1(4) FILHIT0(4) 0000 0000 41, 230
RXB1D7
RXB1D77 RXB1D76 RXB1D75 RXB1D74 RXB1D73 RXB1D72 RXB1D71 RXB1D70 xxxx xxxx 41, 230
RXB1D6
RXB1D67 RXB1D66 RXB1D65 RXB1D64 RXB1D63 RXB1D62 RXB1D61 RXB1D60 xxxx xxxx 41, 230
RXB1D5
RXB1D57 RXB1D56 RXB1D55 RXB1D54 RXB1D53 RXB1D52 RXB1D51 RXB1D50 xxxx xxxx 41, 230
RXB1D4
RXB1D47 RXB1D46 RXB1D45 RXB1D44 RXB1D43 RXB1D42 RXB1D41 RXB1D40 xxxx xxxx 41, 230
RXB1D3
RXB1D37 RXB1D36 RXB1D35 RXB1D34 RXB1D33 RXB1D32 RXB1D31 RXB1D30 xxxx xxxx 41, 230
RXB1D2
RXB1D27 RXB1D26 RXB1D25 RXB1D24 RXB1D23 RXB1D22 RXB1D21 RXB1D20 xxxx xxxx 41, 230
RXB1D1
RXB1D17 RXB1D16 RXB1D15 RXB1D14 RXB1D13 RXB1D12 RXB1D11 RXB1D10 xxxx xxxx 41, 230
RXB1D0
RXB1D07 RXB1D06 RXB1D05 RXB1D04 RXB1D03 RXB1D02 RXB1D01 RXB1D00 xxxx xxxx 41, 230
RXB1DLC
—
RXRTR
RB1
RB0
DLC3
DLC2
DLC1
DLC0 -xxx xxxx 41, 230
RXB1EIDL
EID7
EID6
EID5
EID4
EID3
EID2
EID1
EID0 xxxx xxxx 41, 230
RXB1EIDH
EID15
EID14
EID13
EID12
EID11
EID10
EID9
EID8 xxxx xxxx 41, 230
RXB1SIDL
SID2
SID1
SID0
SRR
EXID
—
EID17
EID16 xxxx x-xx 41, 230
RXB1SIDH
RXB1CON
Mode 0
RXB1CON
Mode 1, 2
SID10
RXFUL
RXFUL
SID9
RXM1
RXM1
SID8
RXM0(4)
SID7
—(4)
SID6
SID5
SID4
SID3 xxxx xxxx 41, 230
RXRTRR0(4) FILHIT2(4) FILHIT1(4) FILHIT0(4) 000- 0000 41, 230
RTRRO(4) FILHIT4(4) FILHIT3(4) FILHIT2(4) FILHIT1(4) FILHIT0(4) 0000 0000 41, 230
TXB0D7
TXB0D77 TXB0D76 TXB0D75 TXB0D74 TXB0D73 TXB0D72 TXB0D71 TXB0D70 xxxx xxxx 41, 230
TXB0D6
TXB0D67 TXB0D66 TXB0D65 TXB0D64 TXB0D63 TXB0D62 TXB0D61 TXB0D60 xxxx xxxx 41, 230
TXB0D5
TXB0D57 TXB0D56 TXB0D55 TXB0D54 TXB0D53 TXB0D52 TXB0D51 TXB0D50 xxxx xxxx 41, 230
TXB0D4
TXB0D47 TXB0D46 TXB0D45 TXB0D44 TXB0D43 TXB0D42 TXB0D41 TXB0D40 xxxx xxxx 41, 230
TXB0D3
TXB0D37 TXB0D36 TXB0D35 TXB0D34 TXB0D33 TXB0D32 TXB0D31 TXB0D30 xxxx xxxx 41, 230
TXB0D2
TXB0D27 TXB0D26 TXB0D25 TXB0D24 TXB0D23 TXB0D22 TXB0D21 TXB0D20 xxxx xxxx 41, 230
TXB0D1
TXB0D17 TXB0D16 TXB0D15 TXB0D14 TXB0D13 TXB0D12 TXB0D11 TXB0D10 xxxx xxxx 41, 230
TXB0D0
TXB0D07 TXB0D06 TXB0D05 TXB0D04 TXB0D03 TXB0D02 TXB0D01 TXB0D00 xxxx xxxx 41, 230
TXB0DLC
—
TXRTR
—
—
DLC3
DLC2
DLC1
DLC0 -x-- xxxx 41, 230
TXB0EIDL
EID7
EID6
EID5
EID4
EID3
EID2
EID1
EID0 xxxx xxxx 41, 230
TXB0EIDH
EID15
EID14
EID13
EID12
EID11
EID10
EID9
EID8 xxxx xxxx 41, 230
TXB0SIDL
SID2
SID1
SID0
—
EXIDE
—
EID17
EID16 xx-x x-xx 41, 230
TXB0SIDH
SID10
SID9
SID8
SID7
SID6
SID5
SID4
SID3 xxxx xxxx 42, 230
TXB0CON
Mode 0
—
TXABT
TXLARB TXERR TXREQ
—
TXPRI1 TXPRI0 -000 0-00 42, 230
TXB0CON
Mode 1, 2
TXBIF
TXABT
TXLARB TXERR TXREQ
—
TXPRI1 TXPRI0 0000 0-00 42, 230
Legend:
Note 1:
2:
3:
4:
5:
6:
7:
x = unknown, u = unchanged, – = unimplemented, q = value depends on condition
RA6 and associated bits are configured as port pins in RCIO and ECIO Oscillator mode only and read ‘0’ in all other oscillator
modes.
Bit 21 of the TBLPTRU allows access to the device configuration bits.
These registers are unused on PIC18F6X80 devices; always maintain these clear.
These bits have multiple functions depending on the CAN module mode selection.
Meaning of this register depends on whether this buffer is configured as transmit or receive.
RG5 is available as an input when MCLR is disabled.
This register reads all ‘0’s until the ECAN module is set up in Mode 1 or Mode 2.
 2004 Microchip Technology Inc.
DS30491C-page 71