English
Language : 

TLK3132 Datasheet, PDF (18/103 Pages) Texas Instruments – 2-Channel Multi-Rate Transceiver
TLK3132
2-Channel Multi-Rate Transceiver
SLLS956 – DECEMBER 2008
www.ti.com
2.7 Parallel Interface Modes - Detailed Description
The TLK3132 has several parallel interface modes. The major parallel interface modes of operation are
presented below:
2.7.1 RGMII Mode (Reduced Gigabit Media Independent Interface)
DATA
CHANNEL
NUMBER
Channel 0
Channel 1
Table 2-3. RGMII – Lane To Functional Pin Mapping
TX_EN/TX_ER
CONTROL BIT
(INPUT)
TXD_[4]
TXD_[12]
TRANSMIT
DATA NIBBLE
(INPUT)
TXD_[3:0]
TXD_[11:8]
RX_DV/RX_ER
CONTROL BIT
(OUTPUT)
RXD_[4]
RXD_[12]
RECEIVE
CONTROL
NIBBLE
(OUTPUT)
RXD_[3:0]
RXD_[11:8]
TRANSMIT
CLOCK
(INPUT)
TXCLK_[0]
TXCLK_[1]
RECEIVE
CLOCK
(OUTPUT)
RXCLK_[0]
RXCLK_[1]
TXCLK_[0]
TXD_[4:0]
DDR Source Centered Timing
Nibble Order = 1 (Default)
{TX_EN,Data0[3:0]}
{TX_EN^TX_ER,
Data0[7:4]}
{TX_EN,Data1[3:0]}
{TX_EN^TX_ER,
Data1[7:4]}
Note: If Nibble Order = 0, the picture is
the same except that
{TX_EN,DataN[3:0]} and
{TX_EN^TX_ER,DataN[7:4]} swap
locations.
RXCLK_[0]
RXD_[4:0]
{RX_DV,Data0[3:0]}
{RX_DV^RX_ER,
Data0[7:4]}
{RX_DV,Data1[3:0]}
{RX_DV^RX_ER,
Data1[7:4]}
TXCLK_[0]
TXD_[4:0]
DDR Source Aligned Timing
Nibble Order = 1 (Default)
{TX_EN,Data0[3:0]}
{TX_EN^TX_ER,
Data0[7:4]}
{TX_EN,Data1[3:0]}
{TX_EN^TX_ER,
Data1[7:4]}
Note: If Nibble Order = 0, the picture is
the same except that
{RX_DV,DataN[3:0]} and
{RX_DV^RX_ER,DataN[7:4]} swap
locations.
Note: If Nibble Order = 0, the picture is
the same except that
{TX_EN,DataN[3:0]} and
{TX_EN^TX_ER,DataN[7:4]} swap
locations.
RXCLK_[0]
RXD_[4:0]
{RX_DV,Data0[3:0]}
{RX_DV^RX_ER,
Data0[7:4]}
{RX_DV,Data1[3:0]}
{RX_DV^RX_ER,
Data1[7:4]}
Note: If Nibble Order = 0, the picture is
the same except that
{RX_DV,DataN[3:0]} and
{RX_DV^RX_ER,DataN[7:4]} swap
locations.
Figure 2-8. RGMII – Individual Channel Byte Ordering – Channel 0 Example
18
Detailed Description
Submit Documentation Feedback