English
Language : 

PIC18CXX2_13 Datasheet, PDF (85/304 Pages) Microchip Technology – High Performance Microcontrollers with 10-bit A/D
8.4 PORTD, TRISD and LATD
Registers
This section is only applicable to the PIC18C4X2
devices.
PORTD is an 8-bit wide, bi-directional port. The corre-
sponding Data Direction register is TRISD. Setting a
TRISD bit (= 1) will make the corresponding PORTD
pin an input (i.e., put the corresponding output driver in
a Hi-Impedance mode). Clearing a TRISD bit (= 0) will
make the corresponding PORTD pin an output (i.e., put
the contents of the output latch on the selected pin).
Note: On a Power-on Reset, these pins are con-
figured as digital inputs.
The Data Latch register (LATD) is also memory
mapped. Read-modify-write operations on the LATD
register reads and writes the latched output value for
PORTD.
PORTD is an 8-bit port with Schmitt Trigger input buff-
ers. Each pin is individually configurable as an input or
output.
PORTD can be configured as an 8-bit wide micropro-
cessor port (parallel slave port) by setting control bit
PSPMODE (TRISE<4>). In this mode, the input buffers
are TTL. See Section 8.6 for additional information on
the Parallel Slave Port (PSP).
EXAMPLE 8-4: INITIALIZING PORTD
CLRF PORTD
CLRF LATD
MOVLW 0xCF
MOVWF TRISD
; Initialize PORTD by
; clearing output
; data latches
; Alternate method
; to clear output
; data latches
; Value used to
; initialize data
; direction
; Set RD<3:0> as inputs
; RD<5:4> as outputs
; RD<7:6> as inputs
PIC18CXX2
FIGURE 8-8:
PORTD BLOCK DIAGRAM
IN I/O PORT MODE
Data
Bus
WR LATD
or
PORTD
WR TRISD
RD LATD
D
Q
CK
Data Latch
DQ
CK
TRIS Latch
I/O pin(1)
Schmitt
Trigger
Input
Buffer
RD TRISD
Q
D
RD PORTD
ENEN
Note 1: I/O pins have diode protection to VDD and VSS.
 1999-2013 Microchip Technology Inc.
DS39026D-page 85