English
Language : 

PIC18CXX2_13 Datasheet, PDF (81/304 Pages) Microchip Technology – High Performance Microcontrollers with 10-bit A/D
FIGURE 8-5:
PIC18CXX2
BLOCK DIAGRAM OF RB2:RB0 PINS
RBPU(2)
Data Bus
WR Port
Data Latch
DQ
CK
VDD
P
Weak
Pull-up
I/O pin(1)
WR TRIS
TRIS Latch
DQ
CK
TTL
Input
Buffer
RD TRIS
RD Port
QD
EN
RB0/INT
Schmitt Trigger Buffer
RD Port
Note 1: I/O pins have diode protection to VDD and VSS.
2: To enable weak pull-ups, set the appropriate TRIS bit(s) and clear the RBPU bit (OPTION_REG<7>).
FIGURE 8-6:
BLOCK DIAGRAM OF RB3
RBPU(2)
CCP2MX
CCP Output(3)
1
Enable
CCP Output(3)
Data Bus
WR LATB or
WR PORTB
WR TRISB
0
Data Latch
DQ
CK
TRIS Latch
D
CK Q
VDD
P
Weak
Pull-up
VDD
P
N
VSS
TTL
Input
Buffer
I/O pin(1)
RD TRISB
RD LATB
RD PORTB
Q
D
EN
RD PORTB
CCP2 Input(3)
Schmitt Trigger
Buffer
CCP2MX = 0
Note 1: I/O pin has diode protection to VDD and VSS.
2: To enable weak pull-ups, set the appropriate DDR bit(s) and clear the RBPU bit (INTCON2<7>).
3: The CCP2 input/output is multiplexed with RB3, if the CCP2MX bit is enabled (=’0’) in the configuration register.
 1999-2013 Microchip Technology Inc.
DS39026D-page 81