English
Language : 

AK4679EG Datasheet, PDF (55/220 Pages) Asahi Kasei Microsystems – 24bit Stereo CODEC with DSP and MIC/RCV/HP/SPK/LINE-AMP
[AK4679]
■ System Reset
Upon power-up, the PDNA and PDNE pis must be “L” and changed to “H” after all power supplies are supplied. The
period of “L” time more than 1.5μs is needed to reset the whole block of AK4679. All internal registers reset to their
initial values.
The ADC enters an initialization cycle when the PMADL or PMADR bit is changed from “0” to “1”. The initialization
cycle time is set by ADRST bit (Table 17). During the initialization cycle, the ADC digital data outputs of both channels
are forced to a 2's complement, “0”. The ADC output reflects the analog input signal after the initialization cycle is
complete. When using a digital microphone, the initialization cycle is the same as ADC’s.
Note 76. The initial data of ADC has offset data that depends on the condition of the microphone and the cut-off
frequency of HPF. If this offset is not small, make initialization cycle longer by setting ADRST bit = “0” or do
not use the initial data of ADC.
ADRST bit
0
1
Digital Initialization Cycle
fs = 8kHz
fs = 16kHz
1059/fs
132.4ms
66.2ms
267/fs
33.4ms
16.7ms
Table 17. ADC Digital Initialization Cycle
fs = 44.1kHz
24ms
6.1ms
(default)
Audio block’s reset is released when the dummy command (Actually, the rising edge of 16th SCL) is input after
PDNA pins = “H”. Dummy command is executed by writing all “0” to the register address 00H.
S
T
A
R/W ="0"
R
T
Slave *
SDAA S Address
Sub
Address(00H)
N
N
A
A
C
C
K
K
Data(00H)
S
T
O
P
P
N
A
C
K
(*: Refer to Figure 124)
Figure 43. Dummy Command for Audio Block
The system reset for DSP block are released when both PWSW bit and MRSTN bit are set after PDNE pins = “H”
S
T
A
R/W ="0"
R
T
Slave
SDAE S Address1
Command
Code (D0H)
S
T
O
P
Data(01H)
P
A
A
A
C
C
C
K
K
K
Figure 44. PWSW bit setting for DSP block
S
T
A
R/W ="0"
R
T
Slave
SDAE S Address1
Command *
Code (D1H)
A
C
K
S
T
O
P
Data(01H)
P
A
A
C
C
K
K
(*: Refer to Figure 125)
Figure 45. MRSTN bit setting for DSP block
MS1402-E-06
- 55 -
2013/02