English
Language : 

AK4679EG Datasheet, PDF (51/220 Pages) Asahi Kasei Microsystems – 24bit Stereo CODEC with DSP and MIC/RCV/HP/SPK/LINE-AMP
[AK4679]
■ PLL Unlock State (Audio I/F)
1) PLL Master Mode (PMPLL bit = “1”, M/S bit = “1”)
In this mode, LRCK and BICK pins output “L” before the PLL goes to lock state after PMPLL bit = “0” Æ “1” (Table 8).
After the PLL is locked, a first period of LRCK and BICK may be invalid clock, but these clocks return to normal state
after a period of 1/fs.
When sampling frequency is changed, BICK and LRCK pins do not output irregular frequency clocks but go to “L” by
setting PMPLL bit “0”.
PLL State
BICK pin
LRCK pin
After that PMPLL bit “0” Æ “1”
“L” Output
“L” Output
PLL Unlock (except above case)
Invalid
Invalid
PLL Lock
Table 9
1fs Output
Table 8. Clock Operation in PLL Master Mode (PMPLL bit = “1”, M/S bit = “1”)
■ PLL Master Mode (PMPLL bit = “1”, M/S bit = “1”) (Audio I/F)
When an external clock (11.2896MHz, 12MHz, 12.288MHz, 13MHz, 13.5MHz, 19.2MHz, 24MHz, 25MHz, 26MHz or
27MHz) is input to the MCKI pin, the BICK and LRCK clocks are generated by an internal PLL circuit. MCKI input
frequency is selected by PLL3-0 bits (Table 5). The BICK output frequency is selected between 32fs or 64fs, by BCKO
bit (Table 9). Sampling frequency mode is selected by FS3-0 bits (Table 6, Table 7).
CODEC
11.2896MHz, 12MHz, 12.288MHz, 13MHz,
13.5MHz, 19.2MHz, 24MHz, 25MHz,
26MHz, 27MHz
DSP
MCKI
B IC K
LRCK
SDTO
SDTI
32fs, 64fs
1f s
BCLKx
SYNCx
SDINx
SDOUTx
Figure 39. PLL Master Mode (x=1 to 4)
BCKO bit
BICK Output
Frequency
0
32fs
(default)
1
64fs
Table 9. BICK Output Frequency in Master Mode
MS1402-E-06
- 51 -
2013/02