English
Language : 

AK4679EG Datasheet, PDF (213/220 Pages) Asahi Kasei Microsystems – 24bit Stereo CODEC with DSP and MIC/RCV/HP/SPK/LINE-AMP
[AK4679]
■ Stop of Clock
1. PLL Master Mode
PMPLL bit
(Addr:04H, D0)
External MCKI
Input
Example:
(1)
Audio I/F Format: MSB justified (ADC & DAC )
BICK frequency at Master Mode: 64fs
Input Master Clock Select at PLL Mode: 11.2896MHz
Sampling Frequency: 44.1kHz
(1) Addr:04H, Data:02H
(2)
(2) Stop an external MCKI
Figure 157. Clock Stopping Sequence (1)
<Example>
(1) Power down PLL: PMPLL bit = “1” → “0”
(2) Stop an external MCKI clock.
2. PLL Slave Mode (BICK pin)
PMPLL bit
(Addr:04H, D0)
External BICK
External LRCK
Input
Input
(1)
(2)
(2)
Example
Audio I/F Format: MSB justified (ADC & DAC)
PLL Reference clock: BICK
BICK frequency: 64fs
Sampling Frequency: 44.1kHz
(1) Addr:04H, Data:00H
(2) Stop the external clocks
Figure 158. Clock Stopping Sequence (2)
<Example>
(1) Power down PLL: PMPLL bit = “1” → “0”
(2) Stop the external BICK and LRCK clocks.
MS1402-E-06
- 213 -
2013/02