English
Language : 

SMJ34020A_06 Datasheet, PDF (38/97 Pages) Texas Instruments – GRAPHICS SYSTEM PROCESSOR
SMJ34020A
GRAPHICS SYSTEM PROCESSOR
SGUS011D − APRIL 1991 − REVISED SEPTEMBER 2004
cycle timing examples (continued)
The clock stretch is generated by the VLCOL instruction and is indicated by CAS, WE, TR / QE, and SF high
at the falling edge of RAS and SF high at the falling edge of CAS (Figure 17). The data in the COLOR1 register
is output on LAD to be written to a special register on the VRAM that is used in subsequent cycles requiring a
color latch. During the address portion of the cycle, the status on LAD0 −LAD3 indicates a color-mask load is
being performed (status code = 0111). Although CAMD, PGMD, and SIZE16 are ignored on this cycle, they
should be held at valid levels as shown.
Q4 Q1 Q2 Q3 Q4† Q1 Q2 Q3 Q4 Q1
GI
LAD
Zero Address
Color Register Data
CAMD
RCA
All-Zero Address
ALTCH
RAS
CAS
WE
TR / QE
SF
DDIN
DDOUT
LRDY
PGMD
SIZE16
BUSFLT
R0
R1
† See clock stretch, page 21.
Figure 17. Load-Color-Latch-Cycle Timing
38
• POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443