English
Language : 

Z8F082ASH020SC Datasheet, PDF (72/244 Pages) Zilog, Inc. – Z8 Encore XP-R F08xA Series with eXtended Peripherals
Z8 Encore! XP® F08xA Series
Product Specification
54
T1ENL—Timer 1 Interrupt Request Enable Low Bit
T0ENL—Timer 0 Interrupt Request Enable Low Bit
U0RENL—UART 0 Receive Interrupt Request Enable Low Bit
U0TENL—UART 0 Transmit Interrupt Request Enable Low Bit
ADCENL—ADC Interrupt Request Enable Low Bit
IRQ1 Enable High and Low Bit Registers
Table 38 describes the priority control for IRQ1. The IRQ1 Enable High and Low Bit reg-
isters (Tables 39 and 40) form a priority encoded enabling for interrupts in the Interrupt
Request 1 register. Priority is generated by setting bits in each register.
Table 38. IRQ1 Enable and Priority Encoding
IRQ1ENH[x] IRQ1ENL[x] Priority
Description
0
0
Disabled
Disabled
0
1
Level 1
Low
1
0
Level 2
Nominal
1
1
Level 3
High
where x indicates the register bits from 0–7.
BITS
FIELD
RESET
R/W
ADDR
Table 39. IRQ1 Enable High Bit Register (IRQ1ENH)
7
6
5
PA7ENH PA6CENH PA5ENH
0
0
0
R/W
R/W
R/W
4
3
PA4ENH PA3ENH
0
0
R/W
R/W
FC4H
2
PA2ENH
0
R/W
1
PA1ENH
0
R/W
0
PA0ENH
0
R/W
PA6CENH—Port A Bit[6] or Comparator Interrupt Request Enable High Bit
PAxENH—Port A Bit[x] Interrupt Request Enable High Bit
Refer to the Shared Interrupt Select register for selection of either Port A or Port D as the
interrupt source.
PS024705-0405
PRELIMINARY
Interrupt Controller