English
Language : 

Z8F082ASH020SC Datasheet, PDF (116/244 Pages) Zilog, Inc. – Z8 Encore XP-R F08xA Series with eXtended Peripherals
Z8 Encore! XP® F08xA Seriess
Product Specification
98
R/W
ADDR
Table 63. UART Status 1 Register (U0STAT1)
R
R
R
R
R/W
R/W
R
R
F44H
Reserved—Must be 0.
NEWFRM—Status bit denoting the start of a new frame. Reading the UART Receive
Data register resets this bit to 0.
0 = The current byte is not the first data byte of a new frame.
1 = The current byte is the first data byte of a new frame.
MPRX—Multiprocessor Receive
Returns the value of the most recent multiprocessor bit received. Reading from the UART
Receive Data register resets this bit to 0.
UART Control 0 and Control 1 Registers
The UART Control 0 and Control 1 registers (Tables 64 and 65) configure the properties
of the UART’s transmit and receive operations. The UART Control registers must not be
written while the UART is enabled.
Table 64. UART Control 0 Register (U0CTL0)
BITS
FIELD
RESET
R/W
ADDR
7
TEN
0
R/W
6
REN
0
R/W
5
CTSE
0
R/W
4
PEN
3
PSEL
0
0
R/W
R/W
F42H
2
SBRK
0
R/W
1
STOP
0
R/W
0
LBEN
0
R/W
TEN—Transmit Enable
This bit enables or disables the transmitter. The enable is also controlled by the CTS signal
and the CTSE bit. If the CTS signal is low and the CTSE bit is 1, the transmitter is
enabled.
0 = Transmitter disabled.
1 = Transmitter enabled.
REN—Receive Enable
This bit enables or disables the receiver.
0 = Receiver disabled.
1 = Receiver enabled.
CTSE—CTS Enable
0 = The CTS signal has no effect on the transmitter.
1 = The UART recognizes the CTS signal as an enable control from the transmitter.
PS024705-0405
PRELIMINARY
UART