English
Language : 

PIC18FXX8 Datasheet, PDF (352/402 Pages) Microchip Technology – 28/40-Pin High-Performance, Enhanced Flash Microcontrollers with CAN Module
PIC18FXX8
FIGURE 27-14: EXAMPLE SPI™ MASTER MODE TIMING (CKE = 1)
SS
81
SCK
(CKP = 0)
71
72
79
73
SCK
(CKP = 1)
80
78
SDO
MSb
Bit 6 - - - - - -1
LSb
75, 76
SDI
MSb In
Bit 6 - - - -1
74
Note: Refer to Figure 27-5 for load conditions.
LSb In
TABLE 27-14: EXAMPLE SPI™ MODE REQUIREMENTS (MASTER MODE, CKE = 1)
Param
No.
Symbol
Characteristic
Min
Max Units Conditions
71
TscH
71A
SCK Input High Time
(Slave mode)
Continuous
Single Byte
1.25 TCY + 30 —
40
—
72
TscL
72A
SCK Input Low Time
(Slave mode)
Continuous
Single Byte
1.25 TCY + 30 —
40
—
73
TdiV2scH, Setup Time of SDI Data Input to SCK Edge
TdiV2scL
100
—
73A TB2B
Last Clock Edge of Byte 1 to the 1st Clock Edge 1.5 TCY + 40 —
of Byte 2
74
TscH2diL, Hold Time of SDI Data Input to SCK Edge
TscL2diL
100
—
75
TdoR
SDO Data Output Rise Time PIC18FXX8
—
25
PIC18LFXX8
—
45
76
TdoF
SDO Data Output Fall Time
—
25
78
TscR
SCK Output Rise Time
(Master mode)
PIC18FXX8
PIC18LFXX8
—
25
—
45
79
TscF
SCK Output Fall Time (Master mode)
—
25
80
TscH2doV, SDO Data Output Valid after PIC18FXX8
TscL2doV SCK Edge
PIC18LFXX8
—
50
—
100
81
TdoV2scH, SDO Data Output Setup to SCK Edge
TdoV2scL
TCY
—
Note 1: Requires the use of parameter #73A.
2: Only if parameter #71A and #72A are used.
ns
ns (Note 1)
ns
ns (Note 1)
ns
ns (Note 2)
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
DS41159D-page 350
 2004 Microchip Technology Inc.