English
Language : 

CP3BT23 Datasheet, PDF (86/260 Pages) Texas Instruments – CP3BT23 Reprogrammable Connectivity Processor with Bluetooth and Dual CAN Interfaces
3. By extension, the ADC negative voltage reference can 16.5 ADC REGISTER SET
be internally connected to the TSY- terminal, to recover
the full 4096 values.
Table 34 lists the ADC registers.
The Global Configuration Register (ADCGCR) provides the
Table 34 ADC Registers
flexibility to implement any of these techniques.
Name
Address
Description
16.3 ADC OPERATION IN POWER-SAVING
MODES
To reduce the level of switching noise in the environment of
ADCGCR
FF F3C0h
ADC Global
Configuration Register
the ADC, it is possible to operate the CP3BT23 in low-power
modes, in which the System Clock is slowed or switched off.
ADCACR
FF F3C2h
ADC Auxiliary
Configuration Register
Under these conditions, Auxiliary Clock 2 can be selected
as the clock source for the ADC module, however conver-
sion results cannot be read by the system while the System
ADCCNTRL
FF F3C4h
ADC Conversion
Control Register
Clock is suspended. The expected operation in power-sav-
ing modes is therefore:
1. ADC is configured and a conversion is primed or trig-
gered.
2. A power-saving mode is entered.
3. ADC conversion completes and a wake-up signal is as-
serted to the MIWU unit.
4. Device wakes up and processes the conversion result.
te To conserve power, the ADC should be disabled before en-
tering a low-power mode if its function is not required.
16.4 FREEZE
The ADC module provides support for an In-System Emula-
tor by means of a special FREEZE input. When FREEZE is
le asserted the module will exhibit the following specific be-
havior:
! The automatic clear-on-read function of the result regis-
ter (ADCRESLT) is disabled.
! The FIFO is updated as usual, and an interrupt for a
Obso completed conversion can be asserted.
ADCSTART
ADCSCDLY
ADCRESLT
FF F3C6h
FF F3C8h
FF F3CAh
ADC Start Conversion
Register
ADC Start Conversion
Delay Register
ADC Result Register
85
www.national.com